ISSN 0352-9045

Informacije MIDEM

Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), December 2021

Revija za mikroelektroniko, elektronske sestavne dele in materiale **Ietnik 51, številka 4(2021), December 2021** 

# Informacije MIDEM 4-2021 Journal of Microelectronics, Electronic Components and Materials

### VOLUME 51, NO. 4(180), LJUBLJANA, DECEMBER 2021 | LETNIK 51, NO. 4(180), LJUBLJANA, DECEMBER 2021

Published quarterly (March, June, September, December) by Society for Microelectronics, Electronic Components and Materials - MIDEM. Copyright © 2020. All rights reserved. | Revija izhaja trimesečno (marec, junij, september, december). Izdaja Strokovno društvo za mikroelektroniko, elektronske sestavne dele in materiale – Društvo MIDEM. Copyright © 2020. Vse pravice pridržane.

### Editor in Chief | Glavni in odgovorni urednik

Marko Topič, University of Ljubljana (UL), Faculty of Electrical Engineering, Slovenia

### Editor of Electronic Edition | Urednik elektronske izdaje

Kristijan Brecl, UL, Faculty of Electrical Engineering, Slovenia

### Associate Editors | Odgovorni področni uredniki

Vanja Ambrožič, UL, Faculty of Electrical Engineering, Slovenia Arpad Bürmen, UL, Faculty of Electrical Engineering, Slovenia Danjela Kuščer Hrovatin, Jožef Stefan Institute, Slovenia Matija Pirc, UL, Faculty of Electrical Engineering, Slovenia Franc Smole, UL, Faculty of Electrical Engineering, Slovenia Matjaž Vidmar, UL, Faculty of Electrical Engineering, Slovenia

Editorial Board | Uredniški odbor Mohamed Akil, ESIEE PARIS, France Giuseppe Buja, University of Padova, Italy Gian-Franco Dalla Betta, University of Trento, Italy Martyn Fice, University College London, United Kingdom Ciprian Iliescu, Institute of Bioengineering and Nanotechnology, A\*STAR, Singapore Marc Lethiecq, University of Tours, France Teresa Orlowska-Kowalska, Wroclaw University of Technology, Poland Luca Palmieri, University of Padova, Italy Goran Stojanović, University of Novi Sad, Serbia

### International Advisory Board | Časopisni svet

Janez Trontelj, UL, Faculty of Electrical Engineering, Slovenia - Chairman Cor Claeys, IMEC, Leuven, Belgium Denis Đonlagić, University of Maribor, Faculty of Elec. Eng. and Computer Science, Slovenia Zvonko Fazarinc, CIS, Stanford University, Stanford, USA Leszek J. Golonka, Technical University Wroclaw, Wroclaw, Poland Jean-Marie Haussonne, EIC-LUSAC, Octeville, France Barbara Malič, Jožef Stefan Institute, Slovenia Miran Mozetič, Jožef Stefan Institute, Slovenia Stane Pejovnik, UL, Faculty of Chemistry and Chemical Technology, Slovenia Giorgio Pignatel, University of Perugia, Italy Giovanni Soncini, University of Trento, Trento, Italy Iztok Šorli, MIKROIKS d.o.o., Ljubljana, Slovenia Hong Wang, Xi´an Jiaotong University, China

### Headquarters | Naslov uredništva

Uredništvo Informacije MIDEM MIDEM pri MIKROIKS Stegne 11, 1521 Ljubljana, Slovenia T. +386 (0)1 513 37 68 F. + 386 (0)1 513 37 71 E. info@midem-drustvo.si www.midem-drustvo.si

Annual subscription rate is 160 EUR, separate issue is 40 EUR. MIDEM members and Society sponsors receive current issues for free. Scientific Council for Technical Sciences of Slovenian Research Agency has recognized Informacije MIDEM as scientific Journal for microelectronics, electronic components and materials. Publishing of the Journal is cofinanced by Slovenian Research Agency and by Society sponsors. Scientific and professional papers published in the journal are indexed and abstracted in COBISS and INSPEC databases. The Journal is indexed by ISI® for Sci Search®, Research Alert® and Material Science Citation Index<sup>™</sup>. Letna naročnina je 160 EUR, cena posamezne številke pa 40 EUR. Člani in sponzorji MIDEM prejemajo posamezne številke brezplačno. Znanstveni svet za tehnične vede je

podal pozitivno mnenje o reviji kot znanstveno-strokovni reviji za mikroelektroniko, elektronske sestavne dele in materiale. Izdajo revije sofinancirajo ARRS in sponzorji društva. Znanstveno-strokovne prispevke objavljene v Informacijah MIDEM zajemamo v podatkovne baze COBISS in INSPEC. Prispevke iz revije zajema ISI® v naslednje svoje produkte: Sci Search®, Research Alert® in Materials Science Citation Index™

Design | Oblikovanje: Snežana Madić Lešnik; Printed by | tisk: Biro M, Ljubljana; Circulation | Naklada: 1000 issues | izvodov; Slovenia Taxe Percue | Poštnina plačana pri pošti 1102 Ljubljana



Journal of Microelectronics, Electronic Components and Materials vol. 51, No. 4(2021)

# Content | Vsebina

| Original scientific papers                                                                                                                                                                            |     | Izvirni znanstveni članki                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P. Poornachari, K. Palanichamy, G. Madan M,<br>A. P. Samathuvamani:<br>Simulations of Mode Division Multiplexed Free<br>Space Optics with Photonics Traversal<br>Filter using Multi-Mode Fiber        | 207 | P. Poornachari, K. Palanichamy, G. Madan M,<br>A. P. Samathuvamani:<br>Simulacije delitve rodov multipleksirane optike<br>prostega prostora z uporabo večrodovnega vlakna            |
| G. Karpagarajesh, A. Blessie, S. Krishnan:<br>Performance Assessment of Dispersion<br>Compensation Using Fiber Bragg Grating<br>and Dispersion Compensation Fiber Technique                           | 215 | G. Karpagarajesh, A. Blessie, S. Krishnan:<br>Ocena učinkovitosti kompenzacije disperzije<br>z uporabo Braggovih vlaknatih rešetk in<br>kompenzacijo disperzije z vlakni             |
| B. Knobnob, U. Torteanchai, M. Kumngern:<br>Programmable Universal Filter and Quadrature<br>Oscillator Using Single Output Operational<br>Transconductance Amplifiers                                 | 225 | B. Knobnob, U. Torteanchai, M. Kumngern:<br>Programirljiv univerzalni filter in kvadraturni<br>oscilator z uporabo enojnih izhodnih operacijskih<br>transkonduktančnih ojačevalnikov |
| T. Skuber, A. Sešek, J. Trontelj:<br>Modeling of Power Module for 48 V<br>High Power Inverter                                                                                                         | 243 | T. Skuber, A. Sešek, J. Trontelj:<br>Modeliranje močnostnega modula za 48 V<br>pretvornik visokih moči                                                                               |
| B. Liu, X. Chen, Z. Xie, M. Guo, M. Zhao, W. Lü:<br>Reduction of Random Dopant Fluctuation-induced<br>Variation in Junctionless FinFETs via<br>Negative Capacitance Effect                            | 253 | B. Liu, X. Chen, Z. Xie, M. Guo, M. Zhao, W. Lü:<br>Zmanjšanje naključnih nihanj zaradi fluktuacije<br>dopantov v brezspojnih FinFET-ih preko učinka<br>negativne kapacitivnosti     |
| S. M. M. S. M. Zain, A. Jalar, M. Abu Bakar,<br>F. Che Ani, M. R. Ramli:<br>Horizontal Crack Induced Vertical Crack Formation<br>in Epoxy Mold Compound for Electronic Packaging                      | 261 | S. M. M. S. M. Zain, A. Jalar, M. Abu Bakar,<br>F. Che Ani, M. R. Ramli:<br>Formacija vertikalnih razpok zaradi horizontalne<br>razpoke v epoksi zmesi za elektronsko embalažo       |
| Announcement and Call for Papers:<br>57 <sup>th</sup> International Conference on<br>Microelectronics, Devices and Materials<br>With the Workshop on Energy Harvesting:<br>Materials and Applications | 267 | Napoved in vabilo k udeležbi:<br>57. mednarodna konferenca o mikroelektroniki,<br>napravah in materialih z delavnico o zbiranju<br>energije: materiali in uporaba                    |
| Front page:<br>Power module with bonded transistors<br>(T. Skuber et al.).                                                                                                                            |     | Naslovnica:<br>Močnostni modul z bondiranimi tranzistorji<br>(T. Skuber et al.)                                                                                                      |

https://doi.org/10.33180/InfMIDEM2021.401



Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 207 – 213

# Simulations of Mode Division Multiplexed Free Space Optics with Photonics Traversal Filter using Multi-Mode Fiber

Prakash Poornachari, Kasthuri Palanichamy, Ganesh Madan M, Arul Prakash Samathuvamani

Department of Electronics Engineering, MIT Campus, Anna University, Chennai, India.

**Abstract:** The ever-increasing demands for ubiquitous connectivity for faster high-capacity communication systems has driven the quest for sixth-generation(6G) communication systems. It is expected to address the need for higher capacity, lower latency systems with higher Quality of Service (QoS) than fifth-generation 5G communication systems. Aerial Access Networks (AANs) have attracted attention and are considered as a potential solution for 6G systems. Heterogeneous networks with fiber and Free Space Optics (FSO). FSO front haul architecture is expected to meet the demands for the low-cost deployment of 6G networks. However, an increase in transmission capacity of FSO by mode division multiplexing to meet the needs for 6G communication has been least explored. Improvements in fiber multiplexing and demultiplexing techniques have enabled the possibilities for novel Mode Division Multiplexing (MDM) techniques to improve the capacity of fiber networks at a low cost. In this work, we have discussed the design of a novel photonics traversal filter to perform Mode Division Multiplexing in Multimode Fiber (MMF), thereby increasing the fiber's capacity. The performance of Mode Division Multiplexed FSO links is further examined through simulations to identify its capabilities to meet the demands of 6G communication systems.

**Keywords:** 6<sup>th</sup> generation communication systems; Multimode Fiber; Mode Division Multiplexing; Photonics Filter; Multiplexing; Demultiplexing

# Simulacije delitve rodov multipleksirane optike prostega prostora z uporabo večrodovnega vlakna

**Izvleček:** Vedno večje zahteve po vseprisotni povezljivosti za hitrejše komunikacijske sisteme z visoko zmogljivostjo so spodbudile iskanje komunikacijskih sistemov šeste generacije (6G). Pričakuje se, da bo zagotavljal večjo zmogljivostjo, manjšo zakasnitev in višjo kakovostjo storitev (QoS) kot komunikacijski sistemi pete generacije 5G. Kot potencialna rešitev za sisteme 6G se omenja prostorsko dostopna omrežja (Aerial Access Networks - AANs). Heterogena omrežja z optičnimi vlakni in optiko v prostem prostoru (FSO). Pričakuje se, da bo arhitektura FSO izpolnjevala zahteve po nizkocenovnem uvajanju omrežij 6G. Kljub temu je bilo povečanje prenosne zmogljivosti FSO z multipleksiranjem delitve rodov za potrebe komunikacij 6G najmanj raziskano. Izboljšave tehnik multipleksiranja in demultipleksiranja optičnih vlaken so omogočile možnosti za nove tehnike multipleksiranja delitve rodov (MDM) za izboljšanje zmogljivosti optičnih omrežij z nizkimi stroški. V tem članku smo obravnavali zasnovo novega fotonskega potovalnega filtra za izvajanje multipleksiranja delitve rodov v večrodnih vlaknih (MMF) in s tem povečanje zmogljivosti vlaken. Zmogljivosti za izpolnjevanje zahtev komunikacijskih sistemov 6G so bile raziskane s simulacijami.

Ključne besede: 6. generacija komunikacijskih sistemov; večrodna vlakna; milipleksiranje delitve rodov; fotonski filter; multipleksiranje; demultipleksiranje

\* Corresponding Author's e-mail: prakashp79@gmail.com

# 1 Introduction

There has been an exponential increase in the amount of data being transferred due to the ease of use of intelligent devices. The number of smartphones is expected to surpass 8 billion by 2022 [1]. The mobile data traffic is expected to increase seven-fold and reach 77.5 Exa-

How to cite:

P. Poornachari et al., "Simulations of Mode Division Multiplexed Free Space Optics with Photonics Traversal Filter using Multi-Mode Fiber", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 207–213

bytes per month [2, 3]. The very rapid development of technologies like Artificial Intelligence (AI), Internet of Things (IoT), Virtual Reality (VR) has led to a massive increase in data traffic. It is predicted that the existing communications and network infrastructure would not be sufficient to handle the amount of data expected to be transferred. The fifth-generation communication is currently being deployed and is aimed at providing faster, high-capacity transmission. By 2030, 5G communication would reach its limits, requiring higher capacity systems with lower latency. Artificial Intelligence would play a significant role in 6G networks providing network adaptation and management. [4]. 6G should meet the demands for a fully digital and connected world. 6G networks would have high bitrate, low latency, high energy, spectral efficiency, high Quality of Service (QoS), and high reliability.

FSO is one of the key technologies expected to enable a 6G wireless communication system [5]. Backhaul connectivity should have a high capacity supporting large volumes of traffic. Remote geographic locations, deployment complexities in congested cities have increased the deployment cost of fifth-generation communication systems. Optical Fibers and Free Space Optical Communication Systems (FSO) would meet the demands for 6G communication systems [6, 7]. FSO would support high-capacity connectivity in hard-todeploy places proving to be an efficient communication technique for front and backhaul. Mode Division Multiplexing has been least explored to increase the capacity of fibers. Mode Division Multiplexing can result in modern, adaptive systems directly combining components like an amplifier for all channels [8]. This paper would discuss the role of FSO in 6G communication and provide multiplexing techniques for reliable high capacity FSO communication debating the challenges and future research to be performed.

Sending signals in strands of glass called fibers is Optical Fiber Communication. The fiber consists of center glass through which photons are guided by a cladding that traps the photons inside the core. Single-Mode Fiber (SMF) has a small core diameter, allowing only one mode of light to propagate. Multimode fibers have a large core diameter which allows multiple ways of light to propagate. Modes of fiber are defined by the Helmholtz equation, an extension of Maxwell's equations which gives Laplacian relation between amplitude and wavenumber. Among various modes in optical fibers, Linearly Polarized modes (LP Modes) are used in Mode Division Multiplexing. LP modes are typically used in graded fibers, LP mode field components in the direction of propagation are small compared to the components perpendicular to the direction of propagation. The transmitter and receiver characteristics of Free Space Optics (FSO) systems are comparable to optical fibers.

We have designed and simulated a novel photonics traversal filter using Multi-Mode Fiber, and the capacity of the channel is increased by using Mode Division Multiplexing (MDM). The use of a single multimode fiber provides space demultiplexing to eliminate optical interference and time delays between filter taps.

## 2 Mode division multiplexing

Mode Division Multiplexing utilizes multiple modes as different transmission channels within fibers. As a result, mode Division Multiplexing can increase the bandwidth of transmission, and it's an alternate solution to Multi-Core Fiber [9].

### 2.1 Tunable mode division multiplexing

The block diagram for the tunable multimode fiber for mode division multiplexing is shown in Figure 1.



**Figure 1:** Tunable Multimode Fiber with Mode Division Multiplexing. Tunability of the filter is obtained by changing the incident angle of different beams at MMF.

The input signal is generated using Pseudo-Random Binary Source and encoded with the Non-Return to Zero (NRZ) pulse. The optical carrier signal used here is Continuous Wave Laser(CW laser) which gets modulated with the binary signal using Mach Zehnder modulator (MZM). [10-12]

Photonics filter has been used for various RF signal processing tasks [13]. Microwave photonics filter have provided significant improvement in performance when compared to conventional electrical RF filters. Microwave photonics filter provides high bandwidth with low loss and provides increased tunability and flexibility. Our photonics filter is based on a single wavelength multimode optical delay module [14]. The Photonics traversal filter acts as an optical delay line module. An optical carrier of a single wavelength is split into several beams and is incident at the Multi-Mode Fiber (MMF) at different incident angles. As a result, different spatial modes can be excited within the core MMF region, which acts as filter taps. Modal dispersion acts as a time delay between adjacent taps. By changing the incident angle of the light from SMF, the modes can be tuned.

### Table 1. Simulation Parameters.

| Parameters        | Values    |
|-------------------|-----------|
| Data Rate         | 10 Gbps   |
| Wavelength used   | 1550 nm   |
| Laser Power       | Ten dBm   |
| Line width        | 10 MHz    |
| Attenuation (MMF) | 1.8 dB/km |
| PIN Responsivity  | 1 A/W     |

The input from the CW laser is fed into the mode generator. For simulation, the mode generator is used as a transversal filter that converts single-mode into multimode. The generated multimode that are orthogonal to each other are multiplexed using MDM. The multiplexed signal is then fed into Multimode fiber. The simulation layout of the tunable multimode optical delay line with MDM is shown in Figure 2. For simulation, spatial Multiplexer is used as Traversal Photonics Filter, which is then fed into MMF. The use of a single multimode fiber provides space demultiplexing to eliminate optical interference and time delays between filter taps using modal dispersion. The delayed signals from the MMF are demultiplexed using a spatial demultiplexer. Finally, the optical signal from the demultiplexer is received by the photodiodes. The simulation parameters are shown in Table 1.





Mode Division Multiplexing

## **3** Simulation results

### 3.1 Transmitted modes

The Linearly Polarized (LP) modes, designated as LPIm, are good approximations formed by exact modes TM, TE, EH, and HE. The mode subscripts' I' and 'm' describe the electrical field intensity profile. There are '2I' field maxima along the fiber core circumference and 'm' field maxima along the fiber core radial direction. The LP modes are generated by setting the power ratio parameter in the multimode generator as (1, 2). Similarly, we can generate Laguerre Gaussian (LG) modes and Hermite Gaussian (HG) modes. In this work, two-LP modes, LP (0, 1) and LP (1, 1), have been taken, and their performance in terms of BER and Quality factor is analyzed based on different length parameters.

### 3.2 Transmitted LP Mode (0, 1):





From Figure 3, LP (0, 1) indicates no maxima around the fiber core circumference and single field maxima along the fiber core radial direction.

3.3 Transmitted LP Mode (1, 1):





From Figure 4, LP (1, 1) indicates two field maxima around the fiber core circumference and single field maxima along the fiber core radial direction. Figure 5 and Figure 6 tells about LP(1,2) and LP(1,3).









3.4 Modes after multiplexing:

The modes LP (0, 1) and LP (1, 1) are multiplexed using Ideal mux. An ideal Multiplexer is equivalent to a perfect adder. There is no power splitting or filtering when in an Ideal Mux. The modes after multiplexing are visualized by using a spatial visualizer. The modes after multiplexing are shown in Figure 7.



Figure 7: Multiplexed LP (0, 1) and LP (1, 1)

# **4 Free Space Optics**

Free Space Optics uses photonics that propagates through the air like a wireless transmission. Free Space Optics has all the advantages of wireless radio transmission with a high transfer rate and bandwidth. Still, Free Space Optics is limited to short-range communications at a direct line of sight. The basic architecture of Free Space Optical Communication Systems is given in Figure 8.

The modulated Input Pulse is fed into the MZM, which converts the electrical pulses into an equivalent optical signal. The photonic signal generated from the MZM is then transmitted into free space with the help of an optical lens so that the dispersion of light is minimal. Free Space Optics is affected by weather conditions and



Figure 8. Basic Architecture of Free Space Optics

other atmospheric factors, which reduces the transmitting distance of the signals.

### 4.1 Radio over free space optics

Radio over FSO (RoFSO) is an extension of Radio over Fiber techniques in which RF baseband signals make use of optical light as carriers for distribution over networks [15]. For transmission over the atmosphere, Radio over Fiber signals is amplified and emitted into free space. The demerits of RoFSO technology are its dependence on atmospheric conditions, which can be solved using various dispersion compensation techniques presented in this paper.



**Figure 9.** Radio over Free Space Optics where modulated signals are transmitted over free air.

Mm-Wave frequencies are limited by range. With its limited range of capabilities, and adaptive fronthaul architecture is required. Fibers combined with RoFSO provide the flexibility to network designers to design a system that can be adapted to the design environment.

### 4.2 FSO based backhaul and front haul architecture

In fifth-generation wireless architecture, fibers are being deployed for front haul because of their higher capacity. Previously, it is discussed that using Multi-Mode Fibers, the bandwidth of the fibers can be increased. Similarly, we have proposed a design methodology where RoFSO can be deployed in fronthaul and Backhaul as per design needs. 6Gcommunication systems are expected to meet the demands of a fully digital and connected world. High-speed, high-capacity communication with low latency is expected to be the basic norm to meet the needs of technologies such as VR and IoT. Remote geographic locations have made the deployment of 5G internet communication more costly and complex. 6G communication systems should have flexibility and adaptability in deployment [16]. Aerial Access Networks (AANs) are a potential solution for 6G communication. Unlike terrestrial wireless communication networks, AANs use satellites and airships to deploy networks in hard-to-reach places. AANs are expected to work synchronously with existing terrestrial wireless communication methodologies. FSO can connect Core Office with satellites which in turn beam signal to remote 6G antenna nodes. FSO plays a significant role in inter-satellite communication and groundsatellite communication.

Also, FSO could significantly replace fibers in metro cities where the deployment of fibers is challenging due to congestion. FSO can be used as a medium of transmission instead of fibers providing flexibility to network designers.

# 5 High-capacity Ro-FSO transmission with mode division multiplexing



**Figure 10:** High-Capacity Ro-FSO Transmission with Mode Division Multiplexing.

A schematic diagram of the proposed hybrid highspeed Ro-FSO transmission system is shown in Figure 10. In the proposed system, Laguerre Gaussian/Hermite Gaussian was multiplexed through free space. Two independent 40 GHz radio signals were modulated using a 4-level Quadrature Amplitude Modulation (QAM) followed by modulation by 512 OFDM subcarriers. The purpose of the Orthogonal Frequency Division Multiplexing(OFDM) modulation is to reduce the multipath fading effect incurred during the transmission through the FSO link [17]. The OFDM approach divides the data over a vast number of sub-carriers, which are separated from each other at narrow frequencies.

The OFDM signal was then modulated at 7.5 GHz by using Quadrature Modulator (QM). This OFDM-QM modulated signal was then fed to a lithium niobate modulator which modulated the experimental LG/HG modes at 40 GHz. The modulator is assumed to preserve the modal stability of the channels. The output from the channels was transmitted over the FSO link.

The modes were demultiplexed using a spatial photodetector wherein an inner circular aperture of 5 cm was used to extract the modes. The received power between the apertures was adjusted such that the intensities on both the circular and outer apertures were equal. A 40 GHz was applied after the photodetector using a mixer to recover the Sub Carrier Multiplexing (SCM) signal. Finally, the output signal after the mixer was fed to the OFDM demodulator followed by the Quadrature Multiplexing (QM) demodulator to recover the original data. Given table shows the constellation plot of various modes after 1 km of FSO transmission. Table 2 shows the constellation diagram of Ro Direct Detection OFDM (DD-OFDM) 4-LG modes. Table 3 shows the constellation diagram of RoFSO DD-OFDM 4-HG modes. Future work is to deploy IIR based post dispersion compensation methodology to increase performance [18]. The proposed photonics filter can be deployed along with opto-electronics oscillator in order to get a low phase noise, however further work needs to be done to evaluate the performance of the filter in above configuration [19].

**Table 2.** Constellation Diagram of RoFSO DD-OFDM(4LG Modes).



**Table 3.** Constellation Diagram of RoFSO DD-OFDM (4HG Modes)



# 6 Conclusion

A design of novel photonics traversal filter to perform simulations of Mode Division Multiplexing in Multimode Fiber to increase the capacity of fiber is proposed. Model dispersion in the MMF is used as the time delay between filter taps. By using a single wavelength of 1550 nm, the capacity of the channel is increased by mode division multiplexing. We have proposed a design for FSO based fronthaul and backhaul architecture in next-generation 6G communication. We simulated various modes in multimode fiber in both FSO based and fiber-based network designs. Dispersion characteristics of FSO in longdistance transmission and higher capacity transmission need to be examined. Future works need to be done to verify the dispersion compensation performance of IIR based filters in FSO based transmission medium.

# 7 References

1. "Mobile statistics report 2021 - 2025", Radicati, Jan. 2021, [online] Available:Microsoft Word - Mobile Statistics Report, 2021-2025 Executive Summary.docx (radicati.com)

- "Cellular networks for massive IoT Enabling low power wide area applications," Stockholm, Sweden:Ericsson, Jan. 2016, [online] Available: https://www.ericsson.com/en/reports-and-papers/white-papers/cellular-networks-for-massive-iot-enabling-low-power-wide-area-app
- Batagelj, Boštjan, Vijay Janyani, and Sašo Tomažič. "Research challenges in optical communications towards 2020 and beyond." Informacije Midem 44.3 (2015): 177-184. MIDEM\_44(2014)3p177.pdf (midem-drustvo.si)
- 4. Yang, Helin, et al. "Artificial-Intelligence-Enabled Intelligent 6G Networks." IEEE Network 34.6 (2020): 272-280.

https://doi.org/10.1109/MNET.011.2000195

 Chowdhury, Mostafa Zaman, et al. "The role of optical wireless communication technologies in 5G/6G and IoT solutions: Prospects, directions, and challenges." Applied Sciences 9.20 (2019): 4367.

https://doi.org/10.3390/app9204367

 M. A. Ilgaz, A. Lavric, T. Odedeyi, I. Darwazeh, and B. Batagelj, "Adjustable testing setup for a single loop opto-electronic oscillator with an electrical bandpass filter," in Turkish Journal of Electrical Engineering and Computer Sciences, vol. 28, no. 3, pp. 1293-1302.

https://doi.org/10.3906/elk-1907-186

- C. Liu, Z. Deng, X. Liu and X. Luo, "A Wideband Bandpass Filter with Broad Stopband and Ultra-Wide Reflectionless Range for 5G Applications," 2019 IEEE MTT-S International Microwave Symposium (IMS), Boston, MA, USA, 2019, pp.834-837, https://doi.org/10.1109/MWSYM.2019.8700856.
- Arık, Sercan Ö., Keang-Po Ho, and Joseph M. Kahn. "Group delay management and multiinput multioutput signal processing in mode-division multiplexing systems." Journal of Lightwave Technology 34.11 (2016): 2867-2880. https://doi.org/10.1109/JLT.2016.2530978
- Samir, A., and B. Batagelj. "A seven-core-fiber spectral filter based on LP01-LP01 mode coupling." Optoelectron. Adv. Mater.-Rapid Commun. 11.11/12 (2017): 628-32.
- 10. Kuleshov, N. V., et al. "CW laser performance of Yb and Er, Yb doped tungstates." Applied Physics B 64.4 (1997): 409-413.
- 11. Koplow, Jeffrey P., Dahv AV Kliner, and Lew Goldberg. "Single-mode operation of a coiled multimode fiber amplifier." Optics letters 25.7 (2000): 442-444.

### https://doi.org/10.1364/ol.25.000442

12. Wang, Pengfei, et al. "Investigation of singlemode-multimode-single-mode and singlemode-tapered-multimode-single-mode fiber structures and their application for refractive index sensing." JOSA B 28.5 (2011): 1180-1186.

13. Liu, Xiaojuan, et al. "Tunable Multimode Optical Delay Line for Single-Wavelength Microwave Photonic Transversal Filter." 2018 International Topical Meeting on Microwave Photonics (MWP). IEEE, 2018.

https://doi.org/10.1109/MWP.2018.8552882

Fok, Mable P., and Jia Ge. "Tunable multiband microwave photonic filters." *Photonics*. Vol. 4. No. 4. Multidisciplinary Digital Publishing Institute, 2017.

https://doi.org/10.3390/photonics4040045

- Batagelj, Boštjan, et al. "Convergence of fixed and mobile networks by radio over fibre technology." Informacije MIDEM 41.2 (2011): 144-149. www.midem-drustvo.si/Journal papers/ MIDEM\_41(2011)2p144.pdf (midem-drustvo.si)
- Chowdhury, Mostafa Zaman, et al. "6G wireless communication systems: Applications, requirements, technologies, challenges, and research directions." IEEE Open Journal of the Communications Society 1 (2020): 957-975.

https://doi.org/10.1109/OJCOMS.2020.3010270

17. Bekkali, Abdelmoula, et al. "Transmission analysis of OFDM-based wireless services over turbulent radio-on-FSO links modeled by gamma–gamma distribution." IEEE photonics journal 2.3 (2010): 510-520.

https://doi.org/10.1109/JPHOT.2010.2050306

- Kasthuri Palanichamy, Prakash Poornachari, and M. Ganeshmadhan. "Performance Analysis of Dispersion Compensation Schemes with Delay Line Filter."Informacije MIDEM 50.4 (2021): 285-292. Performance Analysis of Dispersion Compensation Schemes with Delay Line Filter | Palanichamy | Informacije MIDEM (midem-drustvo.si)
- A. Liu et al., "Spurious Suppression in Millimeter-Wave OEO With a High- Q Optoelectronic Filter," in IEEE Photonics Technology Letters, vol. 29, no. 19, pp. 1671-1674, 1 Oct.1, 2017, https://doi.org/10.1109/LPT.2017.2742662.



Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 16. 06. 2021 Accepted: 12. 10. 2021

https://doi.org/10.33180/InfMIDEM2021.402



Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 215 – 223

# Performance Assessment of Dispersion Compensation Using Fiber Bragg Grating and Dispersion Compensation Fiber Techniques

Guruviah Karpagarajesh<sup>1</sup>, Alice Blessie<sup>1</sup>, Santhana Krishnan<sup>2</sup>

<sup>1</sup>Department of Electronics and Communication Engineering, Government College of Engineering, Tirunelveli, Tamilnadu, India

<sup>2</sup>Department of Electronics and Communication Engineering, SCAD College of Engineering and technology, Tirunelveli, Tamilnadu, India

**Abstract:** Dispersion should be flattened to achieve the most optimal output of the contact device. Since dispersion induces pulse spreading, which causes the output signal pulses to overlap, dispersion compensation is the most important attribute needed in an optical fiber communication device. A unique dispersion compensation system for a long-haul transmission system with a 5 Gbit/s data rate for each channel has been devised in this paper employing Fiber Bragg Grating (FBG) and Dispersion Compensation Fiber (DCF). The performance of dispersion compensation is evaluated using both grating and non-grating techniques. In this, primarily the proposed system is implemented without applying the grating technique and the outcomes are simulated and analyzed. Subsequently, the system is designed and implemented with FBG and DCF and the outcomes are simulated with opti-system-16.0 software. The proposed scheme is simulated with the 32768 numeral of samples with a bit rate of 109 bits/sec. The optical fiber's length can range from 50 to 200 kilometers. The parameters like Q-factor, Bit Error Rate (BER) and Signal to Noise Ratio (SNR) were simulated and calculated by exploiting the 8-channel device. With minimal 0.6 dB/km attenuation, FBG achieves a Q-factor of 288.335 and DCF achieves a Q-factor of 284.994 for 8 x 1 WDM MIMO communication systems with a 5 Gbit/s data rate. At the receiver end of systems, the suggested model improves performance in terms of bit error rate (BER) and quality factor.

Keywords: FBG; DCF; BER; Q-factor; WDM

# Ocena učinkovitosti kompenzacije disperzije z uporabo Braggovih vlaknatih rešetk in kompenzacijo disperzije z vlakni

**Izvleček:** Disperzija mora biti izravnana, da se doseže najbolj optimalen izkoristek kontaktne naprave. Ker disperzija povzroča širjenje impulzov, zaradi česar se impulzi izhodnega signala prekrivajo, je kompenzacija disperzije najpomembnejša lastnost, ki je potrebna v komunikacijski napravi iz optičnih vlaken. V tem članku je bil zasnovan edinstven sistem za kompenzacijo disperzije za prenosni sistem na dolge razdalje s hitrostjo prenosa podatkov 5 Gbit/s za vsak kanal, ki uporablja FBG (Fiber Bragg Grating) in DCF (Dispersion Compensation Fiber). Učinkovitost kompenzacije disperzije je ocenjena z uporabo tehnik z rešetkami in brez njih. Pri tem je predlagan sistem izveden predvsem brez uporabe tehnike rešetk, rezultati pa so simulirani in analizirani. Nato je sistem zasnovan in izveden s FBG in DCF, rezultati pa so simulirani s programsko opremo opti-system-16.0. Predlagani sistem je simuliran s 32768 vzorci s hitrostjo prenosa 109 bitov/sek. Dolžina optičnega vlakna je lahko od 50 do 200 kilometrov. Parametri, kot so Q-faktor, stopnja bitne napake (BER) in razmerje med signalom in šumom (SNR), so bili simulirani in izračunani z uporabo 8-kanalne naprave. Z minimalnim slabljenjem 0,6 dB/km doseže FBG Q-faktor 288,335, DCF pa 284,994 za komunikacijske sisteme 8 x 1 WDM MIMO s hitrostjo prenosa podatkov 5 Gbit/s. Na sprejemni strani sistemov predlagani model izboljša učinkovitost v smislu BER in faktorja kakovosti.

Ključne besede: FBG; DCF; BER; Q-faktor; WDM

\* Corresponding Author's e-mail: gkrajesh1@gmail.com

How to cite:

G. Karpagarajesh et al., "Performance Assessment of Dispersion Compensation Using Fiber Bragg Grating and Dispersion Compensation Fiber Techniques", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 215–223

# 1 Introduction

The introduction of WDM systems has expanded the spectrum of optical fiber's application to meet the requirements of high-speed, high-bandwidth, and high-capacity networks. Multiple signals with various wavelengths can be transmitted through WDM networks. At the same time, different signals from different users of different wavelengths are multiplexed in these networks [1]. The optical communication system transfers data from one place to another through light signals. Before being launched into the optical fiber, data or information in the form of an electrical signal is transferred into a light signal. The Transmitter, optical fiber, and Receiver are all components of the system. Depending on the application, the optical fiber used can be multimode or Single-Mode Fiber (SMF). SMF (Single-Mode Fiber) is used extensively in this paper [2].

Because optical fiber communications are a significant and quickly evolving technology, it's reasonable to compare their development to that of radio transmission over a century ago. Spark-gap transmitters and rudimentary receivers were used in the early days of radio. Optical fiber communications began about 25 years ago using directly modulated Light Emitting Diodes and lasers whose optical signal spectrum was far wider than the information bandwidth, similar to early radio systems. The vacuum-tube amplifier was a significant breakthrough in radio communications. [3]

Indeed, the race for faster speeds, higher quality, and massive capacity continues to drive significant advancement in the field of optical communications. Multilevel modulations, polarization multiplexing, coherence detection, and digital processing all play a key role in this regard, as they support and complement each other [4]. The current, well-established scheme of General Multiprotocol Label Switching (GMPLS) will be superseded by telecommunication traffic Software Defined Networking (SDN). This will make the deployment of programmable transponders easier, as well as the network's flexibility and management. [4]

The technique of dispersion compensation is used in fiber optic communication systems to deal with the dispersion introduced by the optical fiber. A light wave moving within the fiber is widened due to dispersion. Two consecutive pulses overlap due to the broadening of the pulse, creating Inter Symbol Interference (ISI). The receiver is unable to differentiate between two symbols due to ISI. This causes symbol recognition errors. It is for this purpose that dispersion compensation is necessary. Dispersion compensation can be done using a range of techniques, including Dispersion Compensating Fiber (DCF), Optical Filter, Fiber Bragg Grating (FBG), Optical Phase Conjugation, Electrical Dispersion Compensation, and so on [5]. Since DCF and FBG are commonly used techniques, these papers focus on them.

### 1.1 Fiber Bragg Grating (FBG)

FBG is a compensator for dynamic dispersion. At multiple wavelength variations, the FBG system can compensate for chromatic dispersion. As a result, it is the favored method of compensating for chromatic dispersion. The chirped FBG is based on the diffraction grating theory. Inside the propagating medium, Bragg gratings have a periodic variation of refractive index. The grating's chirped FBG allows it to reflect various wavelengths at different points along its length. As a result, it causes various delays for any of the different frequencies or wavelengths [5]. The shorter wavelength (blue light region) will arrive at the FBG first and will be mirrored higher up the FBG, where its Bragg condition will be met. As a result, the shorter wavelength has a longer delay [6]. The longer wavelength (red light region) would have a shorter delay because it travels slower. As a result, the pulse would be un-distributed at the circulator.

Although FBG filters are a cost-effective method for suppressing one of the sidebands in optical double sideband (DSB) modulation schemes, they lack flexibility in terms of adjusting the optical carrier wavelength [7]. Because chromatic dispersion is zero at 1310 nm, it could be another option for avoiding the power cost. The downside of employing the 1310 nm wavelength is that optical losses are higher than for the 1550 nm wavelength (0.2 dB/km for 1550 nm and 0.35 dB/km for 1310 nm) [7].

### 1.2 Dispersion Compensation Fiber (DCF)

Dispersion compensating fiber is a simple and effective way to upgrade single-mode fiber links that have already been built [8]. Negative dispersion-compensating fibers have a negative dispersion of 300 ps/nm/km and can be used to compensate for transmission fiber's positive dispersion. Group velocity dispersion, Kerr nonlinearity, and the accumulation of amplified random emission noise due to intermittent amplification all contribute to performance degradation in the optical WDM system. System output is dependent on the power levels at the input of various types of fibers, the location of the DCF, and the amount of dispersion due to the nonlinear nature of propagation [8]. Pre, post, and symmetrical compensation schemes are the three types of compensation schemes in which the DCF is mounted before, after, or symmetrically around the SMF. To minimize the size of a DCF, it should have low insertion loss, low polarization mode dispersion and low optical nonlinearity, as well as a high chromatic dispersion coefficient [8].

To distribute a power-penalty-free millimeter-wave signal in the radio access network, a unique flexible technique with a single-loop optoelectronic oscillator at the sending end and a configurable dispersion-compensation module at the receiving ends is presented. One solution to the power penalty would be to replace the existing infrastructure with a dispersion-shifted fiber (DSF) instead of a conventional G.652D single-mode fiber. This is the most expensive option, but it provides wideband RF capabilities. However, it is limited in terms of optical wavelength since any deviation from the DSF's zero-dispersion wavelength results in chromatic dispersion effects [9].

## 2 Proposed methodology

The WDM 8\*1 MIMO channel with compensation using Fiber Bragg Grating (FBG) and dispersion compensation fiber (DCF) is depicted in Figure 1. The block diagram is alienated into three subsystems: transmitter, receiver, and channel. The transmitter sub-block is made up of 8\*1 input channels that go through a WDM (Multiplexer) MUX. The MUX signal travels through the channel, which is made up of optical fiber, an EDFA amplifier, FBG and DCF compensation techniques. The receiver sub -block consists of WDM, (Demultiplexer) DEMUX, and the received signal is transferred to the output channels in the final stage.



**Figure 1:** Block diagram of WDM MIMO 8 x 1channel with Compensation techniques using (FBG and DCF).

Figure 2 shows the subsystem of the WDM transmitter in which the Pseudo-Random Bit sequence generates sequence random bits (0 or 1). Due to the generator's characteristic of returning signals to zero between bits, the Non-return-to-zero (NRZ) pulse generator has the benefit of controlling bandwidth. In terms of bit rates, a pseudo-random bit sequence generator is used to scramble data signals. The Mach-Zehnder Modulator



Figure 2: Subsystem of WDM transmitter

(MZM) has one output and two inputs (optical and electrical signals). A semiconductor laser represented by a Continuous Wave (CW) laser modulates the input signal via a Mach-Zehnder Modulator.

To produce optical signals, a continuous laser diode provides an input signal with a wavelength of 1550 nm and a 5 dBm input power that is externally modulated at 10 Gbit/s.



**Figure 3:** Optical fiber channel design installed with grating technique

Figure 3 shows the optical fiber channel design installed with the grating technique. Single-mode optical fiber is deployed as a transmission network because it has a faster data rate, less dispersion, and can be used over long distances. In the proposed model, the grating length is 6 mm. Optical amplification is sufficient to tackle fiber loss and enhance the signal before it is received by the PIN diode in the receiver segment.



Figure 4: Receiver Sub block

Figure 4 illustrates the receiver sub-block of the 8 x 1 channel in which the Positive Intrinsic Negative (PIN) diode translates the optical signal into an electrical signal. One photon yields one electron. After the modulation, high-frequency noises are eliminated using filters. Bessel filter provides flat propagation. Low pass Bessel filter has flat phase and group delay. This has shallow frequency bands. The order of the low pass filter is 4. Bessel filter has the transfer function [10] as follows

$$\mathbf{H}(\mathbf{S}) = \frac{\alpha d_0}{B_N(\mathbf{S})} \tag{1}$$

$$\boldsymbol{d}_{0} = \frac{(2N)!}{2^{N} N!} \tag{2}$$

where H(s) represents the transfer function, **a** is the **parameter insertion loss** of unit in dB, N is the parameter order, and  $B_N(s)$  an nth-order Bessel polynomial. BER visualizer allows the user to calculate and display the bit error rate (BER) of an electrical signal automatically. BER visualizer can estimate the BER using different algorithms such as Gaussian and Chi-Squared.

The flow chart of the proposed system is shown in figure 5. The simulation layout of FBG, DCF, transmitter subsystem, and receiver sub-system is shown in figure 6 and figure 7.



Figure 5: Flow chart of the proposed system

### 2.1 Flow chart

Figure 5 symbolizes the flow chart of the proposed system. The flow chart is intended to help visualizing the



Figure 6: Simulation layout diagram of FBG in WDM system



Figure 7: Simulation layout diagram of DCF in WDM system

proposed system. The proposed WDM system is made up of 8 x 1 WDM Multi Input Multi Output communication systems with a data throughput of 5 Gbit/s. The outcomes are simulated and analyzed.

Both grating and non-grating methodologies are used to evaluate the performance of dispersion compensation. The proposed system is first developed using a non-grating technique. In this proposed system, two grating techniques have been designed and implemented. They are FBG and DCF. The performance of both grating techniques was compared to that of a non-grating technique, and measures such as Q-factor, Bit Error Rate, and Signal to Noise Ratio were examined.

### 2.2 Layout

Figure 6 and 7 shows the simulation layout diagram of fiber Bragg grating and dispersion compensation fiber. This layout indicates the transmitter subsystem of 8 channels. The optical signal from the output of the transmitter is then directed in the direction of the WDM 8\*1 multiplexer channels with the assist of an optical fiber. An optical receiver subsystem accepts the incoming signal as part of the WDM de-multiplexer system's receiver output. The signal is then directed in the direction of an avalanche photodiode (APD) which converts the optical sign into its electric counterpart. The APD photodiode is accompanied with the aid of using a Bessel low-pass filter which eliminates any high-frequency noise present inside the obtained signal.



Figure 8: Layout diagram of Transmitter subsystem

Figure 8 confirms the layout of the transmitter subsystem which comprises a pseudorandom pulse generator that produces the information to be broadcasted in the structure of binary data. Binary data is fed into an NRZ pulse generator, which converts it into electrical pulses for transmission. The output of the NRZ pulse generator is directed to an MZM, which modulates the electrical pulses with a 1,550 nm continuous wave laser.



Figure 9: Layout diagram of Receiver subsystem

Figure 9 reveals the layout of the receiver subsystem which has a PIN diode accompanied with the aid of using a Bessel low-pass filter which eliminates any high-frequency noise present inside the obtained signal.

# 3 Results and discussion

This section presents the details of the experiment carried out for implementation. The system was simulated with opti-system-16.0 software. The simulation parameters used for developing the model are shown in Table 1 and Table 3.

### 3.1 Result analysis of Non-Grating technique

Initially, the proposed system is implemented for the non-grating technique. The outcomes are simulated and analyzed. The following figure shows the eye diagram of the non-grating technique of the proposed system. Figure 10 furnishes a small eye-opening in the eye diagram which means that the Inter Symbol Interference (ISI) is high.



Figure 10: Result of non-grating technique

The simulation for the non-grating technique is done to analyze the Q factor of the single mode fiber 8 x 1 WDM channels. The results revealed a decrease in quality factor with slightly increased BER shown in Figure 10. To avoid dispersion and high inter-symbol interference, the proposed system is designed and simulated by using FBG and DCF techniques.

### 3.2 Fiber Bragg Grating simulation parameters

The simulation parameters of fiber Bragg gratings are indicated below.

| FIBER BRAGG GRATING             |                 |  |  |  |
|---------------------------------|-----------------|--|--|--|
| Parameters                      | Values          |  |  |  |
| Frequency                       | 193.1-193.8 THz |  |  |  |
| Effective index length          | 1.45            |  |  |  |
| Noise threshold                 | -100 dB         |  |  |  |
| Noise dynamic                   | 3 dB            |  |  |  |
| Number of segments              | 101             |  |  |  |
| Maximum number of spectral path | 1000            |  |  |  |

### Table 1: Parameters and their values

Table 1 depicts the simulation parameters deployed to implement the proposed WDM system. Table 1 signifies the simulation inputs of FBG used in the proposed system. The values given in table 1 are attained using the trial and error method. Continuous Wave Laser (CWL) is used as the source with the transmitter frequency of 193.1 THz. The proposed system is simulated with the 32768 number of samples with a bit rate of 109 bit/sec. 100GHz of transmitter frequency spacing with 15 dBm of transmitter power is taken. The wavelength used for simulation is 1550 nm. The proposed system consists of a 5×8 Gbit/s WDM system with 8 channels sending 5 Gbit/s each with channel spacing 100 GHz. NRZ formatting is done in these 8 channels and is multiplexed at the transmitter side.

### 3.3 Result Analysis of FBG

Using FBG, the proposed system is simulated and the values are tabulated below.

### Table 2: Outcomes of FBG in WDM system

| Distance in km | Maximum Q-factor | BER | SNR    |
|----------------|------------------|-----|--------|
| 50             | 288.335          | 0   | 61.704 |
| 100            | 287.516          | 0   | 61.626 |
| 150            | 286.176          | 0   | 61.669 |
| 200            | 285.096          | 0   | 61.68  |

Table 2 shows the FBG outputs obtained in the WDM system. These outputs are obtained with the varied inputs given in table 1.Table 2 reveals the outcome of FBG in the WDM system which has the Max Q-factor, minimum bit error rate (BER). The outcome of FBG shows the maximum Q-factor of 288.335 obtained at a distance of 50 km. As the distance increases, Q-factor decreases with reduced SNR. BER is reduced to a minimum though the distance increases.

### Eye Diagram of FBG

The eye diagram of FBG in terms of quality factor and BER is discussed below. Figures 11&12 represent the Q-factor and BER curve for using Fiber Bragg grating with a maximum Q factor of 288.335 and a minimum Q factor of 286.176 respectively.







Figure 12: BER curve of FBG over bit period

The channel outcomes for using grating techniques in terms of eye diagrams are shown above. Q-factor represents the quality of the SNR in the 'eye' of a digital signal, the "eye" being the human eye-shaped pattern on an oscilloscope that indicates transmission system performance. The best place for determining whether a given bit is a "1" or a "0" is the sampling phase with the largest "eye-opening". The larger eye-opening, the greater the difference between the mean values of the signal levels for a "1" and a "0". The greater that difference is the higher the Q-factor and the better the BER performance. Q- Factor is usually defined as the eye-opening (difference between upper and lower signal levels) divided by the sum of the individual noise standard deviations on the two levels.

### 3.4 Dispersion Compensation fiber

The simulation parameters of dispersion compensation fiber are indicated below.

**Table 3:** Simulation parameter of DCF used in the proposed system

| DISPERSION COMPENSATION FIBER |                            |  |  |  |
|-------------------------------|----------------------------|--|--|--|
| Parameters Values             |                            |  |  |  |
| Differential group velocity   | 3 ps / (nm km)             |  |  |  |
| PMD coefficient               | 0.5 ps / km <sup>1/2</sup> |  |  |  |
| Reference wavelength          | 1550 nm                    |  |  |  |
| Attenuation                   | 0.6 dB/km                  |  |  |  |
| Dispersion                    | -80 ps / nm / km           |  |  |  |
| Effective area                | 30 μm²                     |  |  |  |

Table 3 depicts the simulation parameters of DCF deployed to implement the proposed system. Table 3 signifies the simulation inputs of DCF used in the proposed system. The values given in table 3 is attained using the trial and error method

### 3.5 Result Analysis of DCF

### Table 4: Outcomes of DCF in WDM system

| Distance in km | Max Q-factor | BER | SNR    |
|----------------|--------------|-----|--------|
| 50             | 284.994      | 0   | 61.655 |
| 100            | 283.765      | 0   | 61.535 |
| 150            | 284.761      | 0   | 61.684 |
| 200            | 282.356      | 0   | 61.66  |

Table 4 reveals the outcome of DCF in the WDM system which has the maximum Q-factor, minimum bit error rate (BER). The outcome of FBG shows the maximum Q-factor of 284.994 obtained at a distance of 50km. As the distance increases, Q-factor decreases with reduced SNR. BER are reduced to minimum though the distance increases.

The Q-factor and BER curves for dispersion compensating fiber are shown in Figures 13 and 14. The obtained Q factor of 284.994 is greatest at a distance of 50km and a Minimum Q factor of 286.155 is obtained at 200km distance respectively.



Figure 13: Eye diagram of DCF



Figure 14: Q-factor of DCF over bit period

3.6 Comparative analysis of FBG, DCF and Nongrating techniques

The overall comparative Q factor analysis of all three techniques are tabulated and shown below.

Table 5: Comparative analysis of Q-factor

| Type of Grating               | Q factor |
|-------------------------------|----------|
| Fiber Bragg grating           | 288.335  |
| Dispersion Compensation Fiber | 284.994  |
| Without any compensation      | 80.729   |

Table 5 depicts the overall comparative Q factor analysis of all three techniques and it is confirmed that the Q factor is maximum with FBG and least with dispersion compensation fiber. The Q factor is very poor for nongrating compensation technique.

Graphical representation of FBG vs. DCF



Figure 15: Graphical representation of FBG vs. DCF

# 4 Conclusions

The overall objective of the paper is achieved by mitigating the dispersion present in the optical fiber channel. As a dispersion compensator for a 200 km longdistance optical communication network, a novel dispersion compensation model incorporating FBG and DCF has been devised in this paper. This paper focuses on the usage of optical grating methods with an 8 x 1 WDM MIMO communication system having a 5 Gbit/s data rate. Since the interference of the signal had its considerable effect on the received output spectrum, the Fiber Bragg grating and dispersion compensation fiber performance were analyzed with a WDM system. The capacity of the design is made maximum and promising equal output response for all users present in the channel.NRZ line coding techniques are analyzed as line codec methods irrespective of Returnto- Zero (RZ) because of the high sensitivity of NRZ. A detailed comparison of the system without grating and with grating is made. After simulation, the Q-factor and BER were determined using the eye-diagram analyzer. The improved Q factor of 288.335 is attained with FBG, 284.994 is achieved for DCF, considering minimum of 0.6 dB/km attenuation. The output signal spectrum results from the spectrum analyzer are dispersion-free after compensation with the grating technique. The bit error rate is minimized as much as possible at the receiver. As a result, the suggested dispersion compensator technique enhances Q-factor, reduces bit error rate and transfers a large amount of data, boosting the overall performance of an optical fiber network.

## 5 Conflict of interest

The author of this document does not have any Conflict of Interest (COI) in publishing this paper.

# 6 References

- Mohammed, A.N., Okasha, M.N. and Aly, H.M., 2016. A wideband apodized FBG dispersion compensator in long haul WDM systems. J. Optoelectron. Adva. Mater., 18, pp.475-479. https://www. researchgate.net/pofile/ Nazmi-Mohammed/ publication/304381718
- Karpagarajesh, G., and M. Vijayaraj. "Blocking Probability in All-Optical WDM Network Using IMCA." *Circuits and Systems 7, no. 06 (2016): 1068.* <u>https://doi.org/10.4236/cs.2016.76090</u>
- M. Vidmar, "Optical-Fiber Communications: Components and Systems", Informacije MIDEM, vol. 31 (2001), no. 4, pp. 246-251. http://www. midemdrustvo.si/Journal%20papers/MIDEM\_31 (2001)4p246.pdf
- B. Batagelj, V. Janyani and S. Tomazic, "Research challenges in optical communications towards 2020 and beyond", Informacije MI-DEM, vol. 44 (2014), no. 3, pp.177-184. http:// www.midemdrustvo.si/Journal%20papers/ MIDEM\_44(2014)3p177.pdf
- Khan, S.S.A. and Islam, M.S., 2012. Determination of the best apodization function and grating length of linearly chirped fiber Bragg grating for dispersion compensation. *J. Commun.*, 7(11), pp.840-846. http://www.jocm.us/uploadfile/2013/0422/20130422113251425.pdf
- M. A. Ilgaz, et al., "A flexible approach to combating chromatic dispersion in a centralized 5G network", Opto-Electronics Review, 2020, vol. 28, No. 1, pp. 35-42). http://yadda.icm.edu.pl
- Hu, B.N., Jing, W., Wei, W. and Zhao, R.M., 2010, July. Analysis on Dispersion Compensation with DCF based on Optisystem. In 20102nd international conference on Industrial and Information Systems (Vol. 2, pp. 40-43) IEEE. http://opt.zju.edu.cn/eclass/attachments/2011-10/01-1318924386-55864.pdf
- Kaler,R.S., Sharma, A.K. and Kamal, T.S., 2002. Comparison of pre-, post-and symmetrical-dispersion compensation schemes for 10 Gb/s NRZ links using standard and dispersion compensated fibers. *Optics Communications*,209(1-3),pp.107-123. https://citeseerx.ist.psu.edu/viewdoc/download? doi=10.1.1.719.9635&rep=rep1&type=pdf
- 9. Kaur, R. and Singh, M., 2016. Dispersion compensation in optical fiber communication system using WDM with DCF and FBG. *IOSR Journal of*

*Electronics and Communication Engineering (IOSR-JECE), 11*(2), pp.122-30. https://d1wqtxts1xzle7. cloudfront.net/47555751/S110302122130-with-cover-page-v2.pdf

10. Karpagarajesh Guruviah, and Helen Anita. "Maximizing the area spanned by the optical SNR of the 5G using digital modulators and filters." *Int. Arab J. Inf.Technol*.18,no.3(2021):306-311 <u>https://doi.org/10.34028/iajit/18/3/6</u>



Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 01. 06. 2021 Accepted: 12. 10. 2021

https://doi.org/10.33180/InfMIDEM2021.403



Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 225 – 241

# Programmable Universal Filter and Quadrature Oscillator Using Single Output Operational Transconductance Amplifiers

Boonying Knobnob<sup>1</sup>, Usa Torteanchai<sup>2</sup>, Montree Kumngern<sup>3</sup>

<sup>1</sup>Faculty of Engineering, Rajamangala University of Technology Thanyaburi, Pathum Thani, Thailand

<sup>2</sup>Aeronautical Engineering Division, Civil Aviation Training Center, Bangkok, Thailand <sup>3</sup>Department of Telecommunications Engineering, School of Engineering, King Mongkut's Institute of Technology Ladkrabang, Bangkok, Thailand

**Abstract:** This paper presents a new programmable universal filter and quadrature oscillator based on the single output operational transconductance amplifiers (OTAs). The proposed universal filter and quadrature oscillator can be achieved into single topology by programming analog switches. When the circuit performs as a universal filter, it can realize low-pass, high-pass, band-pass, band-stop and all-pass filters with orthogonal and electronic controls of the natural frequency and quality factor. When the circuit performs as a quadrature oscillator, it provides a three-phase quadrature output signal which the condition and frequency of oscillations can be controlled orthogonally and electronically. The proposed structure can be realized based on the single output OTAs which are easily implemented as both commercially available integrated circuits (ICs) as OTAs and complementary metal-oxide semiconductor (CMOS) OTAs as IC forms. SPICE simulation using standard 0.18 µm CMOS process is used for investigating the performance of the proposed circuit whereas the workability of new circuit is confirmed by LM13600 discrete-component integrated circuits as OTAs.

Keywords: Universal filter; quadrature oscillator; operational transconductance amplifier; analog signal processing; voltage-mode circuit

# Programirljiv univerzalni filter in kvadraturni oscilator z uporabo enojnih izhodnih operacijskih transkonduktančnih ojačevalnikov

**Izvleček:** Članek predstavlja nov programirljiv univerzalni filter in kvadraturni oscilator, ki temelji na enojnih izhodnih operacijskih transkonduktančnih ojačevalnikih (OTA). Predlagani univerzalni filter in kvadraturni oscilator je mogoče s programiranjem analognih stikal združiti v enotno topologijo. Ko vezje deluje kot univerzalni filter, lahko izvede nizkoprepustne, visokoprepustne, pasovne, zaporne in vseprepustne filtre z ortogonalnim in elektronskim upravljanjem lastne frekvence in faktorja kakovosti. Če vezje deluje kot kvadraturni oscilator, zagotavlja trifazni kvadraturni izhodni signal, katerega stanje in frekvenco oscilacij je mogoče ortogonalno in elektronsko krmiliti. Predlagano strukturo je mogoče realizirati na podlagi enojnih izhodnih OTA, ki jih je mogoče enostavno izvesti tako v obliki komercialno dostopnih integriranih vezij (IC) kot OTA kot komplementarnih kovinsko oksidnih polprevodniških (CMOS) OTA v obliki IC. Simulacija SPICE z uporabo standardnega 0,18 µm CMOS procesa je uporabljena za raziskovanje delovanja predlaganega vezja, medtem ko je uporabnost novega vezja potrjena z diskretnimi integriranimi vezji LM13600 kot OTA.

Ključne besede: Univerzalni filter; kvadraturni oscilator; operacijski transkonduktančni ojačevalnik; analogna obdelava signalov; napetostno vezje

\* Corresponding Author's e-mail: montree.ku@kmitl.com

How to cite:

B. Knobnob et al., "Programmable universal filter and quadrature oscillator using single output operational transconductance amplifiers", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 225–241

# 1 Introduction

The operational transconductance amplifiers (OTAs) are commonly used to realize analog signal processing circuits [1], [2]. There are numerous advantages of using OTA such as electronic tuning capability, simple structure, easy for implementing both bipolar junction transistor (BJT) and complementary metal oxide semiconductor (CMOS) with the same structure and powerful ability to generate various circuits. The OTA based circuits require no resistors therefore making it suitable for integrated circuits (ICs) implementation. There are discrete-component ICs as OTAs such as CA3080, LM13600, LM13700, NE5517 and MAX435 commercially available. It should be noted that discrete-component ICs as OTAs are single output devices therefore the utilization of single output OTA based circuits is very crucial. Although numerous outputs can be obtained by connecting the input terminals in paralled using discrete component ICs, the number of devices utilized will equal the number of required outputs, incresing the component count and power consumption.

The universal biquad filters are the topologies that usually provide variant second-order filtering responses from the same topology including low-pass (LP), bandpass (BP), high-pass (HP), band-stop (BS) and all-pass (AP). This filter can be applied to electronic, control and communication systems such as cross-over network used in a three-way high-fidelity loudspeaker, touchtone telephone used for tone decoders and phaselocked loop used for FM stereo demodulators [3]. Additionally, it can also be used as a subcircuit for realizing high-order filters [4]. Many universal biquad filters have been reported, for example, see [5]-[28]. OTAbased universal filters have been proposed already in [9]-[28]. Considering input and output terminals, these universal filters can be classified into three categories: (i) single-input multiple-output (SIMO) filter [9], [10], (ii) multiple-input single-output (MISO) filter [11]-[22] and (iii) multiple-input multiple-output (MIMO) filter [23]-[28]. The SIMO filter provides variant filtering responses for the output terminals of LP, BP, HP, BS, and AP when a single input signal is applied. The MISO filter delivers variant filtering responses by appropriately applying the input signal and output signal can be obtained with single output terminal while MIMO filter provides filtering responses by appropriately applying the input signals and appropriately selecting the output terminals. Compared to the SIMO filter, the MISO and MIMO filters usually require lesser active and passive elements. The voltage-mode universal filters typically require the properties such as high-input and low-output impedances to obviate additional buffer circuits, absent from inverting-type input signal requirements to avoid additional inverting amplifiers and orthogonal controls of the natural frequency and quality factor.

Quadrature oscillators are the circuits that usually provide two sinusoids with 90° phase difference for a variety of applications such as for telecommunications in quadrature mixers, single-sideband generators, directconversion receivers or for measurement purposes in vector-generators and phase sensitive detection [29], [30]. Several quadrature oscillators have been reported, for example, see [30]-[36]. Quadrature oscillators that enjoy orthogonal control of the condition and frequency of oscillations are required. OTA-based quadrature oscillators have been proposed, for example, see [37]-[39].

Recently, the structures that can give both universal filter and quadrature oscillator have been reported [40]-[57]. The universal filter and quadrature oscillator can be obtained with the same topology [40]-[49] however, it is necessary to change the connection for obtaining either a universal filter or a quadrature oscillator. Futhermore, several of these topologies suffer from some drawbacks such as exciting the input signal through capacitors [40], [41], requiring componentmatching condition for obtaining all-pass filtering responses [42], [45], [47], [48], requiring minus-type input signal or double input signal for obtaining some filtering responses [43], lacking orthogonal control of the natural frequency and the quality factor [44] and obtaining the current output that flowing through capacitor which is not ideal for integrated circuits implementation [49].

The structure in [50] realizes universal filter and quadrature oscillator without changing any connection, but only LP, HP and BP filters are provided. The structure in [51] realizes quadrature oscillator and its structure can be modified to work as universal filter, but only LP and BP filtering responses are obtained. The structures in [52]-[57] realize universal filter and quadrature oscillator without changing any connection. In [52]-[53], either a universal filter or a quadrature oscillator can be obtained by selecting the switches, but passivematching condition is required for obtaining HP filtering response. In [54], the universal filter or the quadrature oscillator can be obtained by adjusting the ratio of resistances while in [55]-[57], the universal filter or the quadrature oscillator can be obtained by adjusting the ratio of bias currents. It is well-known that the filters are commonly realized based on linear system whereas oscillators are generally realized based on non-linear system. As a result, the condition for obtaining universal filter and quadrature oscillator by adjusting the ratio of resistances [54] and the ratio of bias currents [55]-[57] must be careful. Especially, in case of the circuits

are operated as high-Q filters, self-oscillation must be avoided.

OTA-based universal filter and quadrature have been already reported [18], [25]-[28], but these systems provide universal filter and quadrature oscillator by adding or modifying the feedback connection.

This work proposes a new programmable voltagemode universal filter and three-phase quadrature oscillator using single output OTAs and grounded capacitors. Universal filter and guadrature oscillator can be achieved into single topology by programming using analog switches. If the circuit acts as universal filter, it is a four-input one-output universal filter that offers the advantages such as realizing LP, BP, HP, BS, and AP filters by appropriately applying input signal, without inverting-type signal requirements and high-input impedance. The natural frequency and quality factor can also be controlled orthogonally and electronically. In case the circuit works as quadrature oscillator, it is a threephase quadrature oscillator that the condition and frequency of oscillation can be controlled orthogonally and electronically. For IC implementation, the usage of grounded capacitor is ideal and the use of single-output OTAs is also easily implemented as commercially integrated circuits (ICs). SPICE simulation results using standard 0.18 µm CMOS technology are used to verify the characteristic of the proposed circuit. The results of an experiment are used to confirm the workability of the new topology.

The comparison of the proposed circuit with those of previous universal filters and quadrature oscillators is shown in Table 1. Compared with the circuits in [53]-[54], the proposed circuit offers electronic controls, without component-matching condition, high input impedance and using ground capacitor. Compared with the current-mode circuits in [55]-[57], the proposed circuit offers a new technique for obtaining universal filter and quadrature oscillator. Namely the programmable technique which can be easy obtained universal filter or quadrature oscillator. If focusing only universal filter, the comparison of the proposed circuit with some universal filters is shown in Table 2. Comparing with voltage-mode universal filters in [20], [21], the proposed filter does not require component-matching condition or inverting-type input signal for obtaining five filtering responses. Compared with the currentmode universal filters in [46], [47], the proposed filter is absent from passive resistors.

# 2 Proposed circuit

The circuit symbol of OTA is shown in Fig. 1 and its ideal characteristic can be described by

$$I_o = g_m \left( V_{in+} - V_{in-} \right) \tag{1}$$

where  $I_o$  is the output current,  $g_m$  is the transconductance gain,  $V_{in+}$  and  $V_{in-}$  denote respectively non-inverting and inverting input terminals.

| Factor                                                            | [53]    | [54]     | [55]     | [56]    | [57]    | Fig. 4  |
|-------------------------------------------------------------------|---------|----------|----------|---------|---------|---------|
| Number of active devices                                          | 2-DVCC  | 2-CFA    | 3-CFTA   | 2-CCCII | 2-CCFTA | 5-OTA   |
| Number passive components                                         | 2-C, 2R | 2-C, 3-R | 2-C, 1-R | 2-C     | 2-C     | 2-C     |
| Operation mode                                                    | CM      | VM       | СМ       | СМ      | СМ      | VM      |
| Using grounded capacitor                                          | Yes     | No       | Yes      | Yes     | Yes     | Yes     |
| Offer universal filter/quadrature oscillator into single topology | Yes     | Yes      | Yes      | Yes     | Yes     | Yes     |
| Technique to obtaining filter/oscillator                          | SW      | Con      | Con      | Con     | Con     | Pro     |
| Independent control of $\omega_o$ and Q of filter                 | Yes     | No       | Yes      | Yes     | Yes     | Yes     |
| No component-matching condition for obtaining five responses      | No      | No       | Yes      | Yes     | Yes     | Yes     |
| Independent control of CO and FO of oscil-<br>lator               | Yes     | No       | Yes      | Yes     | Yes     | Yes     |
| Offer electronic controls                                         | Yes     | No       | Yes      | Yes     | Yes     | Yes     |
| Obtaining results                                                 | Sim/Exp | Sim      | Sim      | Sim/Exp | Sim     | Sim/Exp |

**Table 1:** Comparison of this work with those of previous universal filter and quadrature oscillator.

**Note:** CFA = current feedback amplifier, CFTA = current follower transconductance amplifier, CCCII = current controlled second-generation current conveyor, CCFTA = current controlled current follower transconductance amplifier, VM = voltage-mode, CM = current-mode, SW = using switch, Con = using condition, Pro = using programmable, Sim = simulation, Exp = experimental

| Factor                                                                     | [20]  | [21]  | [26]    | [47]      | [49]      | Fig. 2  |
|----------------------------------------------------------------------------|-------|-------|---------|-----------|-----------|---------|
| Number of active devices                                                   | 5-OTA | 5-OTA | 5-OTA   | 2-VDCC    | 1-VDGA    | 5-OTA   |
| Number passive component                                                   | 2-C   | 2-C   | 2-C     | 2-C & 2-R | 2-C & 2-R | 2-C     |
| Type of filter                                                             | MISO  | MISO  | MISO    | SIMO      | SIMO      | MISO    |
| Independent control of $\omega_o$ and Q of filter                          | Yes   | No    | Yes     | Yes       | Yes       | Yes     |
| No component-matching condition for obtaining five responses               | No    | No    | Yes     | No        | No        | Yes     |
| No need of input inverting/matching for obtaining five filtering responses | Yes   | No    | Yes     | Yes       | Yes       | Yes     |
| Offer electronic controls                                                  | Yes   | Yes   | Yes     | Yes       | Yes       | Yes     |
| Obtaining results                                                          | Sim   | Sim   | Sim/Exp | Sim       | Sim       | Sim/Exp |

Table 2: Comparison of this work with those of previous universal filters.

Note: DVGA = voltage differencing gain amplifier, VDCC = voltage differencing current conveyor.



Figure 1: Electrical symbol of OTA.



Figure 2: Universal biquad filter using single output OTAs.

Fig. 2 shows the voltage-mode universal biquad filter with four-input single-output using single output OTAs. This work is continuously developed next from previous work in [14]. The input signals  $V_{_{\rm in1}},V_{_{\rm in2}},V_{_{\rm in3}}$  and  $V_{in4}$  of filter are supplied to high impedance terminals of OTAs (infinite for ideal case), thus it requires no buffer circuits because the loading effect is vanished.

If  $V_{in1}$ ,  $V_{in2}$ ,  $V_{in3}$  and  $V_{in4}$  are input signal voltages, the output voltage of the proposed filter can be expressed by

$$V_{out} = \frac{s^2 C_1 C_2 \left(\frac{g_{m3}}{g_{m5}}\right) V_{in4} - s \left(\frac{C_1 g_{m2} g_{m3}}{g_{m5}}\right) V_{in3} + s \left(\frac{C_1 g_{m2} g_{m4}}{g_{m5}}\right) V_{in2} + \left(\frac{g_{m1} g_{m2} g_{m3}}{g_{m5}}\right) V_{in1}}{s^2 C_1 C_2 + s \left(\frac{C_1 g_{m3} g_{m4}}{g_{m5}}\right) + \left(\frac{g_{m1} g_{m2} g_{m3}}{g_{m5}}\right)}$$
(2)

From (2), five standard filtering responses can be obtained as

The non-inverting LP response:  $V_{in2} = V_{in3} = V_{in4} = 0$ (grounded), V<sub>in1</sub>=V<sub>in</sub>. The non-inverting BP response:  $V_{in1} = V_{in3} = V_{in4} = 0$ 

(grounded),  $V_{in2} = V_{in}$ . The inverting BP response:  $V_{in1} = V_{in2} = V_{in4} = 0$  (grounded),

 $V_{in3} = V_{in}$ . The non-inverting HP response:  $V_{in1} = V_{in2} = V_{in3} = 0$ (grounded), V<sub>in4</sub>=V<sub>in</sub>.

The non-inverting BS response:  $V_{in2} = V_{in3} = 0$  (grounded),

 $V_{in1} = V_{in4} = V_{in}$ . The non-inverting AP response:  $V_{in2} = 0$  (grounded),  $V_{in1} = V_{in3} = V_{in4} = V_{in4}$ 

Therefore, five standard filtering responses can be obtained by appropriately applying the input signals and realization to obtain these filtering functions without component-matching conditions and inverting-type input signal requirements. The output impedance of the proposed universal filter in Fig. 2 is given by  $1/g_{m5}$ .

The natural frequency  $(\omega_{0})$  and quality factor (Q) of all filtering responses can be expressed by

$$\omega_{o} = \sqrt{\frac{g_{m1}g_{m3}}{C_{1}C_{2}} \cdot \frac{g_{m2}}{g_{m5}}}$$
(3)

$$Q = \frac{1}{g_{m4}} \sqrt{\frac{C_2 g_{m1}}{C_1 g_{m3}}} (g_{m2} g_{m5})$$
(4)

Letting  $g_{m2} = g_{m5} = g_{m'}$  (3) and (4) can be rewritten as

$$\boldsymbol{\omega}_{o} = \sqrt{\frac{\boldsymbol{g}_{m1}\boldsymbol{g}_{m3}}{\boldsymbol{C}_{1}\boldsymbol{C}_{2}}} \tag{5}$$

$$Q = \frac{g_m}{g_{m4}} \sqrt{\frac{C_2 g_{m1}}{C_1 g_{m3}}}$$
(6)

From (3) and (6), parameter  $\omega_0$  for all filtering responses can be controlled electronically through  $g_{m1}$  and  $g_{m3}$  by keeping  $g_{m2} = g_{m5}$  and  $C_1 = C_2$  while parameter Q can be controlled electronically and independently through  $g_m (g_m = g_{m2} = g_{m5})$  or  $g_{m4}$  by keeping  $g_{m1} = g_{m3}$  and  $C_1 = C_2$ . This keeping is used only for easy to control parameters  $\omega_0$  and Q which is not meaning of componentmatching conditions.



**Figure 3:** Three-phase quadrature oscillator modified from universal filter.

The universal biquad filter in Fig. 2 has been slightly modified to work as a three-phase quadrature oscillator as shown in Fig. 3. The oscillator can be obtained by interchanging the connections between non-inverting and inverting terminals of  $OTA_1$  and between non-inverting and inverting terminals  $OTA_2$  in Fig. 2. The inputs  $V_{in1}$ ,  $V_{in3}$ ,  $V_{in4}$  are connected to ground while the input  $V_{in3}$  will connect to the output  $V_{out}$  to creating a positive feedback loop. Thus, the transfer function between  $V_{out}$  and  $V_{in3}$  of Fig. 2 in case work as oscillator can be expressed as

$$\frac{V_{out}}{V_{in3}} = \frac{s\left(\frac{C_1g_{m2}g_{m3}}{g_{m5}}\right)}{s^2 C_1 C_2 + s\left(\frac{C_1g_{m3}g_{m4}}{g_{m5}}\right) + \left(\frac{g_{m1}g_{m2}g_{m3}}{g_{m5}}\right)}$$
(7)

Setting  $V_{out}/V_{in3} = 1$  ( $V_{out}$  is connected to  $V_{in3}$ ), characteristic equation of quadrature oscillator can be expressed by

$$s^{2} + s \frac{g_{m3}}{C_{2}g_{m5}} (g_{m4} - g_{m2}) + \left(\frac{g_{m1}g_{m3}}{C_{1}C_{2}} \cdot \frac{g_{m2}}{g_{m5}}\right) = 0 \quad (8)$$

The condition of oscillator (CO) and frequency of oscillation (FO) can be expressed respectively by

$$g_{m4} = g_{m2} \tag{9}$$

$$\omega_o = \sqrt{\frac{g_{m1}g_{m3}}{C_1 C_2} \cdot \frac{g_{m2}}{g_{m5}}}$$
(10)

Letting  $g_{m2} = g_{m5'}$  (10) can be simply expressed by

$$\omega_{o} = \sqrt{\frac{g_{m1}g_{m3}}{C_{1}C_{2}}}$$
(11)

From (9) and (11), it is evident that the CO can be controlled electronically by  $g_{m4}$  and keeping  $g_{m2} = g_{m5}$  and the FO can be controlled electronically and independently by  $g_{m1}$  and/or  $g_{m3}$  and keeping  $C_1 = C_2$ . Thus, the proposed quadrature oscillator provides electronically and independently control of CO and FO.

It should be noted that the quadrature oscillator in Fig. 3 provides three output terminals  $V_{out1}$ ,  $V_{out2}$  and  $V_{out3}$ . To express that three output-terminals provide sinusoidal with 90° phase different, the transfer functions can be expressed by

$$\frac{V_{out2}}{V_{out1}} = \frac{g_{m1}}{sC_1}$$
(12)

$$\frac{V_{out3}}{V_{out2}} = \frac{g_{m2}}{sC_2}$$
(13)

Letting  $s = j\omega_o$ , (12) and (13) can be rewritten respectively as  $V_{out1} = j(\omega_o C_1/g_{m1})V_{out2}$  and  $V_{out2} = j(\omega_o C_2/g_{m2})V_{out3}$  which indicates that the voltages  $V_{out1'}V_{out2'}V_{out3}$  are in the quadrature form.

The universal filter in Fig. 2 and quadrature oscillator in Fig. 3 can be blended into single topology. Fig. 4 shows the proposed programmable universal filter and quadrature oscillator. Universal filter and quadrature oscillator can be programmed by analog switches SW<sub>1</sub> and SW<sub>2</sub>. The commercially available analog switches i.e., MAX14689, MAX4735, TMUX1136, TS3A44159, CD4016B, can be used to implement switches SW<sub>1</sub> and SW<sub>2</sub>. Assume that analog switch MAX14689 [58] is used in Fig. 4 for selecting a universal filter or a quadrature oscillator.

The status of switch can be controlled by CB (i.e., logic "0" or "1"). Assume that the present status of SW<sub>1</sub> and





SW<sub>2</sub> as shown Fig. 4 is CB = 0 (i.e., "0' = 0V), the circuit will be worked as a quadrature oscillator by connecting V<sub>in2</sub> and V<sub>in4</sub> to ground. Three-phase outputs can be obtained as V<sub>out1</sub>, V<sub>out2</sub>, V<sub>out3</sub>. It should be noted that the operation of the circuit in this case is similar the quadrature oscillator in Fig. 3.

Continually, if the status of SW<sub>1</sub> and SW<sub>2</sub> is CB = 1 (i.e., "1" = 5V), the circuit in Fig. 4 will be operated as a universal filter by applying the input signals to V<sub>in1</sub>, V<sub>in2</sub>, V<sub>in3</sub> and V<sub>in4</sub> while the output signal is obtained as V<sub>out1</sub>. The operation of circuit in this case is similar the universal filter in Fig. 2. Therefore, the proposed circuit can be worked as universal filter and quadrature oscillator by programming technique. There is no topology that operates similar the proposed circuit available in open literature. The condition for obtaining universal filter and quadrature oscillator is concluded in Table 3.

**Table 3:** Using proposed programmable universal filter

 and quadrature oscillator

| Circuit type          | $SW_1 and SW_2$ | Input termi-<br>nal                                                          | Output node                                                  |
|-----------------------|-----------------|------------------------------------------------------------------------------|--------------------------------------------------------------|
| Quadrature oscillator | CB=0            | V <sub>in2</sub> =V <sub>in4</sub> =0<br>(grounded)                          | V <sub>out1</sub> , V <sub>out2</sub> ,<br>V <sub>out3</sub> |
| Universal<br>filter   | CB=1            | V <sub>in1</sub> , V <sub>in2</sub> , V <sub>in3</sub> ,<br>V <sub>in4</sub> | V <sub>out1</sub> =V <sub>out</sub>                          |

# 3 Non-ideal analysis

Considering non-idealities of OTA, non-ideal transconductance gain  ${\rm g}_{\rm mni}$  is given by

$$g_{mni}(s) = \frac{g_{mi}\omega_{gi}}{s + \omega_{gi}} \tag{14}$$



Figure 5: Modeling the non-idealities in the OTA [16].

where  $\omega_{gi}$  and  $g_{mi}$  denote the first-order pole frequency and the open-loop transconductance gain of OTA<sub>i</sub> (i = 1, 2, ..., n). In the frequency range of interest of this paper,  $g_{mni}$  can be modified as [17]

$$g_{mni}(s) \cong g_{mi}(1 - \mu_i s) \tag{15}$$

where  $\mu_i = 1/\omega_{\alpha i}$ .

Consider first-order pole frequency  $\omega_{gi'}$  it is a result of the parasitic input and output resistances ( $R_{in}$  and  $R_{o}$ ) and the input and output capacitances ( $C_{in}$  and  $C_{o}$ ) as shown in Fig. 5. The high-resistance and small-capacitance values will be resulted to high-value of  $\omega_{gi}$  and small-value of  $\mu_{,e}$ .

Using (15), denominator of transfer function of universal filter can be written as

$$s^{3}C_{1}g_{m3}g_{m4}(\mu_{3}\mu_{4}-B)+s^{2}C_{1}C_{2}(1-C)+sC_{1}g_{m3}g_{m4}(1-D)+A$$
 (16)

Were

$$A = g_{m1}g_{m2}g_{m3}$$

$$B = \frac{C_1 C_2 \mu_5 + A \mu_1 \mu_2 \mu_3}{C_1 g_{m3} g_{m4}}$$

$$C = \frac{C_1 g_{m3} g_{m4} \mu_3 + C_1 g_{m3} g_{m4} \mu_4 - A \mu_1 \mu_2 - A \mu_1 \mu_3 - A \mu_2 \mu_3}{C_1 C_2}$$

$$D = \frac{A \mu_1 + A \mu_2 + A \mu_3}{C_1 g_{m3} g_{m4}}$$

For the effect of OTA parasitic elements, it can be neglected by satisfying the following condition:

$$B \cong \mu_3 \mu_4$$

$$C \ll 1$$

$$D \ll 1$$

$$(17)$$

The various passive and active sensitivities on the parameters  $\omega_{_{0}}$  and Q of the universal filter can be expressed as

$$S_{g_{m1}}^{\omega_o} = S_{g_{m2}}^{\omega_o} = S_{g_{m3}}^{\omega_o} = -S_{g_{m5}}^{\omega_o} = -S_{C_1}^{\omega_o} = -S_{C_2}^{\omega_o} = \frac{1}{2} \quad (18)$$

$$S_{g_{m1}}^{Q} = S_{g_{m2}}^{Q} = S_{g_{m5}}^{Q} = S_{C_2}^{Q} = -S_{g_{m3}}^{Q} = -S_{C_1}^{Q} = \frac{1}{2}$$
(19)

$$S^{Q}_{g_{m4}} = -1$$
 (20)

Thus, all incremental parametric sensitivities for parameters  $\omega_{\circ}$  and Q are within 1 which has low active and passive sensitivities.

## 4 Simulation and experimental results

### 4.1 Simulation results

The proposed universal filter and quadrature oscillator has been simulated using 0.18 µm CMOS technology from TSMC. The CMOS OTA in Fig. 6 [59] was used and the switch was implemented using MOS transistors as shown in Fig 7. If CB = logic "0", switch will be turned on and it will be turned-off if CB = logic "1". Fig. 8 shows analog switch that used to program universal filter and quadrature oscillator and its operation was similar Table 2. The power supply of ±1.2 V was used. The aspect ratios of NMOS and PMOS were given respectively as  $5\mu$ m/1µm and 10µm/1µm [59]. The logic "0" of 0 V and logic "1" of 1.2 V were given. The performances of OTA and MOS switch were summarized in Table 4.



Figure 6: CMOS implementation for OTA [59].



**Figure 7:** Switch implementation: (a) symbol, (b) MOS switch, (c) CMOS inverter.

**Table 4:** Simulated specifications of CMOS OTA andMOS switch.

| Parameter                                                              | Value             |
|------------------------------------------------------------------------|-------------------|
| Technology                                                             | 0.18 µm           |
| Power supply                                                           | ±1.2 V            |
| ΟΤΑ                                                                    |                   |
| $g_m (I_{abc} = 1-50 \mu A)$                                           | 12 to 220 µA/V    |
| Bandwidth (-3dB) @ I <sub>abc</sub> =1 μA<br>@ I <sub>abc</sub> =50 μA | 23 MHz<br>300 MHz |
| Parasitic parameters @ $I_{abc}$ =50 µA $R_o//C_o$                     | 38.6 MΩ//18 fF    |
| Power consumption @ I <sub>abc</sub> =50 µA                            | 240 μW            |
| MOS switch                                                             |                   |
| R <sub>on</sub>                                                        | 320 Ω             |
| R <sub>off</sub>                                                       | 380 MΩ            |

(a)



(b)



Figure 8: Analog switch implementation: (a) circuit, (b) symbol.

First case, the circuit has been operated as a universal filter by setting CB= "1" (1.2V). The capacitors  $C_1 = C_2$ = 22 pF and the bias currents  $I_{abc1} = I_{abc2} = I_{abc3} = I_{abc4} = I_{abc5}$ = 20µA (g<sub>m</sub>=139.86µS) were designed. This setting has been designed to obtain the LP, BP, HP, BS, and AP filter responses with  $f_o \cong 1$  MHz and Q=1.

Fig. 9 shows the simulated frequency responses of the LP, HP, BP, and BS filters of the proposed filter. At natural frequency, the notch depth of attenuation in case of BS filter was about -25 dB which should be less than -30 dB for an acceptable level. It causes from the parasitic

parameters of OTAs which deeper the notch of attenuation can be obtained when the filter was operated as lower natural frequency. Fig. 10 shows the simulated frequency responses of the gain and phase characteristics of the AP filter. It was evident from Figs. 9 and 10 that the proposed circuit provides five standard filtering responses without inverting-type input signal.

Fig. 11 shows the simulated frequency response of BP filter when the biasing currents  $I_{abc}$  ( $I_{abc}=I_{abc1}=I_{abc3}$ ) were respectively adjusted for the values of 5, 10, 20 and 50  $\mu$ A. This result was confirmed that the natural frequency can be electronically controlled. Fig. 12 shows the simulated frequency response of BP filter when the biasing current  $I_{abc4}$  was respectively varied for the values of 2, 5, 20, and 50  $\mu$ A. This result was confirmed that the proposed circuit provides orthogonal and electronic controls for parameters  $\omega_{a}$  and Q.



Figure 9: Simulated frequency responses of LP, HP, BP, and BS filters.



**Figure 10:** Simulated gain and phase responses of AP filters.



**Figure 11:** Simulated frequency responses of BP with different  $\omega_{a}$ .



Figure 12: Simulated frequency responses of BP with different Q.



**Figure 13:** Simulated histogram of Monte-Carlo analysis for BP filter.

The Monte Carlo analysis of the frequency response with 5% variations of the transistor threshold voltage was performed. Fig. 13 shows the results of Monte Carlo analysis using 200 runs. From the derived histogram of  $f_{o'}$  it can be expressed that the standard deviation ( $\sigma$ ) was 1.626 kHz, the mean was 1.028 MHz and there-



Figure 14: Simulated THD of LP filter

for the minimal and maximal of  $f_{\circ}$  were 1.021 MHz and 1.032 MHz, respectively. This result can be used to confirm the reliability of circuit functionality in case transistor mismatch on the CMOS OTA-based filter.

The dependence of the output harmonic distortion of low-pass filter on input voltage amplitude was shown in Fig. 14. It expresses that the THD was below 1 % for the input signal of 320 mV (peak).

Second case, the circuit has been operated as a quadrature oscillator by setting CB= "0" (0V). The biasing



**Figure 15:** (a) simulated of the quadrature outputs  $V_{out1}$ ,  $V_{out2}$ ,  $V_{out3}$  (b) steady state.

current  $I_{abc4}$  ( $\cong$ 18.6µA) was used to adjust  $g_{m4}$  for controlling the condition of oscillator. Fig. 15 shows the quadrature sinusoidal output waveforms of oscillator. This result shows a frequency of 0.95 MHz whereas theoretical value was 1.01 MHz. Fig. 16 shows the plot of the frequency of oscillation for varying the value of bias currents  $I_{abc}$  ( $I_{abc}=I_{abc1}=I_{abc3}$ ) from 5 to 50µA. Theoretical value was used to confirm simulation results.

Fig. 17 shows output signal levels of  $V_{out1}$ ,  $V_{out2}$  and  $V_{out3}$  versus the frequency of oscillation. Total harmonic distortion (THD) and phase error were respectively shown in Figs. 18 and 19.



**Figure 16:** Simulated frequency of oscillation against biasing currents.



**Figure 17:** Simulated frequency of oscillation against voltage output amplitude.

### 4.2 Experimental results

To check the workability of proposed circuit, simulation and experiment tests have been performed simultaneously. The circuit was evaluated by SPICE simulator and experiment test using commercial OTA LM13600 [60]. The switches SW<sub>1</sub> and SW<sub>2</sub> were implemented using 4-channel analog switch CD4016B [61] and it was also available in PSPICE library. Fig. 20 shows the design of



**Figure 18:** Simulated THD as a function of frequency of oscillation.



**Figure 19:** Simulated phase error as a function of frequency of oscillation.

SW<sub>1</sub> and SW<sub>2</sub> using 4-channel analog switch CD4016B that can be used in Fig. 4, namely CB = logic "0" for quadrature oscillator and CB = logic "1" for universal filter. The convention inverter 74LS04 have been used. The supply voltages were selected as  $V_{DD} = -V_{SS} = 5 \text{ V}$  and capacitances C<sub>1</sub> and C<sub>2</sub> were given as 2.2 nF. The sinusoidal input signal and the measured output waveforms were taken using Agilent Technologies DSO-X 2002A oscilloscope.

First case, the circuit will be operated as universal filter. The transconductances  $g_{m1} = g_{m2} = g_{m3} = g_{m4} = g_{m5} = 1.512 \text{ mS} (g_m = I_{ABC}/2V_{T'} I_{ABC} = 78.02 \text{ µA})$  were designed to obtain the filter with natural frequency of  $f_o = 109.38$  kHz and quality factor of Q = 1. The bias current  $I_{ABC}$  of 78.02 µA can be obtained by using resistance ( $R_{ABC}$ ) of 47 k $\Omega$ . To obtain CB = logic "0" and CB = logic "1", the voltage was set respectively as 0 V and 5 V.

Fig. 21 shows magnitude responses of LP, HP, BP, and BS responses with natural frequency of  $f_0 = 109$  kHz. Fig. 22 shows magnitude and phase responses of AP filter. Fig. 23 shows magnitude responses of BP filters when the values of  $g_m (g_m = g_{m1} = g_{m3})$  were varied with the



**Figure 20:** 4-channel analog switch CD4016B: (a) CD4016B pinout, (b) Implementation for SW, and SW<sub>2</sub>.



**Figure 21:** Magnitude responses of LP, BP, HP, and BS filter.



Figure 22: Magnitude and phase responses of AP filter.



**Figure 23:** Magnitude responses of BP filter with different parameter  $\omega_{a}$ .

values of 0.481 mS ( $I_{ABC} = 24.84 \mu$ A,  $R_{ABC} = 150 k\Omega$ ), 0.873 mS ( $I_{ABC} = 45.06 \mu$ A,  $R_{ABC} = 82 k\Omega$ ), 1.512 mS, 2.934 mS ( $I_{ABC} = 151.4 \mu$ A,  $R_{ABC} = 24 k\Omega$ ) and 5.81 mS ( $I_{ABC} = 299.8 \mu$ A,  $R_{ABC} = 12 k\Omega$ ). In Fig. 23, the natural frequency  $f_o$  was varied from 38.9 kHz, 63.2 kHz, 109 kHz, 212.3 kHz and 419.7 kHz when  $g_m$  was varied respectively from 0.481 mS, 0.873 mS, 1.512 mS, 2.934 mS and 5.81 mS. Fig. 24 shows magnitude responses of BP filters when the values of  $g_m (g_{m2} = g_{m5} = g_m)$  were varied with different values of 0.873 mS, 1.512 mS, 2.934 mS, 5.81 mS, 8.45 mS ( $I_{ABC} = 436.3 \mu$ A,  $R_{ABC} = 8.2 k\Omega$ ) to express different parameter Q, while  $g_{m4}$  was fixed as 1.512 mS.

The LP filter has been used to test the distortion of the universal filter by setting the natural frequency of 109 kHz and applying the input frequency of 1 kHz. Fig. 25 shows total harmonic distortion (THD) parameter of the LP filter when the amplitude was varied. It expresses that the amplitude of 115 mV<sub>(peak)</sub>/ THD was 1 %.



**Figure 24:** Magnitude responses of BP filter with different parameter Q.

Temperature stability of the proposed filter on parameter  $\omega_{o}$  was simulated by varying temperature from -10° to 80° which was shown in Fig. 26. When the temperature was varied from -10 to 80 °, the corresponding  $f_{o}$ 



**Figure 25:** THD variations of the LP filter versus amplitudes of the input voltage at 1 kHz.



**Figure 26:** Natural frequency variations of the BP filter versus temperatures.

was changed from 120.5 kHz to 97 kHz. Temperature stability has been investigated because BJT OTA was used in this case, better temperature stability will be obtained if CMOS OTA was used.

The proposed quadrature oscillator was also evaluated by SPICE simulation and experiment test using commercial OTA LM13600. The parameter was set similar the case of universal filter. Namely, the supply voltages were  $V_{DD} = -V_{SS} = 5 V$  and the capacitances  $C_1$  and  $C_2$  were 2.2 nF. The measured output waveforms were taken using Tektronix MSO 4034 mixed signal oscilloscope (4-channel oscilloscope).

Fig. 27 shows measured output wave forms of V<sub>out1</sub>, V<sub>out2</sub> and V<sub>out3</sub> when the circuit was designed as  $g_{m1} = g_{m2} = g_{m3} = g_{m5} = 1.512 \text{ mS}$  ( $R_{ABC} = 47 \text{ k}\Omega$ ) and  $g_{m4} \cong 1.48 \text{ mS}$  ( $I_{ABC} = 76.4 \text{ }\mu\text{A}$ :  $R_{ABC} = 48 \text{ }k\Omega$ ) was used for controlling

the CO. The circuit generates the frequency of 96.7 kHz while theoretical value was 109.38 kHz, and the amplitudes were nearly equaled. The quadrature output form in Fig. 28 was verified through the XY mode. The quadrature relationships between V<sub>out1</sub> and V<sub>out2</sub> and between V<sub>out2</sub> and V<sub>out3</sub> were shown in Fig. 28, (a) and (b), respectively.

The experimental result of the FO by changing the value of transconductances  $g_m (g_m = g_{m1} = g_{m3})$  was shown in Fig. 29. From this figure, when the transconductances  $g_m$  was changed as 0.481 mS ( $R_{ABC}$ =150 kΩ), 0.873 mS ( $R_{ABC}$ =82 kΩ), 1.512 mS ( $R_{ABC}$ =47 kΩ), 2.934 mS ( $R_{ABC}$ =24 kΩ), 5.81 mS ( $R_{ABC}$ =12 kΩ), 8.45 mS ( $R_{ABC}$ =8.2 kΩ), the FO was changed respectively as 32.7 kHz, 58.5 kHz, 96.7 kHz, 200 kHz, 395 kHz, and 580 kHz. The theoretical value has been used to compare the experimental result.



**Figure 27:** The experimental of quadrature outputs  $V_{out1'}V_{out2'}V_{out3}$ .

The plot for amplitude versus FO was shown in Fig. 30. Compared with Fig. 17, it should be noted that when  $g_m$  ( $g_m = g_{m1} = g_{m3}$ ) was varied far from 1.512 mS (lower and higher from 1.512 mS), the amplitude of  $V_{out1}$ ,  $V_{out2}$  and  $V_{out3}$  will be changed. The amplitudes of  $V_{out1}$  and  $V_{out2}$  will increase while the amplitude of  $V_{out3}$  will decrease when the FO was increased. If the constant amplitude of output signals was required, it can be obtained using the amplitude-automatic gain control (AGC) circuit [57]. The THD of output signals  $V_{out1}$ ,  $V_{out2}$  and  $V_{out3}$  was plotted and shown in Fig. 31. It should be noted that large amplitude of output signal will be suffered from high THD. Fig. 32 shows the phase error that outputs between  $V_{out1}$  and  $V_{out2}$ , between  $V_{out2}$  and  $V_{out3}$  deviated from 90° phase different.



**Figure 28:** Lissajous pattern: (a)  $V_{out1}$  and  $V_{out2}$  outputs, (b)  $V_{out2}$  and  $V_{out3}$  outputs.



**Figure 29:** The frequency of oscillation against transconductances  $g_m$ .

## **5** Conclusions

In this paper, a new programmable voltage-mode universal filter and quadrature oscillator using five single output OTAs and two grounded capacitors is presented. The circuit uses analog switch to program either a universal filter or a quadrature oscillator. When the circuit performs function as filter, it is a four-input single-



**Figure 30:** Output amplitude against the frequency of oscillation.



Figure 31: THD as a function of frequency of oscillation.



**Figure 32:** Phase error as a function of the frequency of oscillation.

output universal filter that can be realized LP, BP, HP, BS, and AP voltage responses by applying the input terminals appropriately at high input impedance. The natural frequency and the quality factor can be controlled electronically and independently by adjusting the bias currents of OTAs. Neither component-matching conditions nor inverting-type input signals is required for obtaining five standard filtering functions. When the circuit works as quadrature oscillator, it is a three-phase quadrature oscillator that the condition and frequency of oscillation of oscillator can be independently and electronically controlled. The proposed structure is realized based on single output OTAs which is easily implemented in both as commercially available ICs as OTAs and CMOS as IC forms. The functionality of the proposed circuit is confirmed by SPICE simulation and experiment test.

# 6 Acknowledgments

This work was supported by King Mongkut's Institute of Technology Ladkrabang under grant KREF026201.

# 7 References

- R. L. Geiger, E. Sanchez-Sinencio, "Active filter design using operational transconductance amplifiers: a tutorial," IEEE Circuits and Devices Magazine, vol. 1, pp. 20-32, 1985. <u>https://doi.org/10.1109/MCD.1985.6311946</u>
- E. Sanchez-Sinencio, J. Ramirez-Angulo, B. Linares-Barranco, A. Rodriguez-Vazquez, "Operational transconductance amplifier-based nonlinear function syntheses," IEEE Journal of Solid-State Circuits, vol. 24, pp. 1579-1586, 1989. https://doi.org/10.1109/4.44993
- 3. C. K. Alexander, M. N. O. Sadiku, Fundamentals of Electric Circuits, New York, McGraw-Hill, 2004. ISBN 978-0-07-338057-5
- R. Schaumann, M. S. Ghausi, K. R. Laker, Design of Analog Filter: Passive, Active RC, and Switched Capacitor, New Jersey, Prentice Hall, 1990. ISBN-10 0132002884
- A. Ranjan, S. Perumalla, R. Kumar, V. John, S. Yumnam, "Second order universal filter using four-terminal floating nullor (FTFN)," Journal of Circuits, Systems and Computers, vol. 28, 1950091, 2019. <u>https://doi.org/10.1142/S0218126619500919</u>
- W. Jaikla, F. Khateb, M. Kumngern, T. Kulej, R. K. Ranjan, P. Suwanjan, "0.5 V fully differential universal filter based on multiple input OTAs," IEEE Access, vol. 8, pp. 187832-187839, 2020. https://doi.org/10.1109/ACCESS.2020.3030239
- D. Singh, S. K. Paul, "Realization of current mode universal shadow filter," AEU-International Journal of Electronics and Communications, vol. 117, 153088, 2020. <u>https://doi.org/10.1016/j.aeue.2020.153088</u>

- H. Alpaslan, E. Yuce, "DVCC+ based multifunction and universal filters with the high input impedance features," Analog Integrated Circuits and Signal Processing, vol. 103, pp. 325–335, 2020. https://doi.org/10.1007/s10470-020-01643-8
- M. T. Abuelma'atti, A. Bentrcia, "A novel mixedmode OTA-C universal filter," International Journal of Electronics, vol. 92, pp. 375-383, 2005. <u>https://doi.org/10.1080/08827510412331295009</u>
- 10. M. Kumngern, P. Suwanjan, K. Dejhan, "Electronically tunable voltage-mode universal filter with single-input five-output using simple OTAs," International Journal of Electronics, vol. 100, pp. 1118-1133, 2013.

https://doi.org/10.1080/00207217.2012.743070

11. H.-P. Chen, Y.-Z. Liao, W.-T. Lee, "Tunable mixedmode OTA-C universal filter," Analog Integrated Circuits and Signal Processing, vol. 58, pp. 135-141, 2009.

<u>https://doi.org/10.1007/s10470-008-9228-z</u>

 C.-N. Lee, "Multiple-mode OTA-C universal biquad filter," Circuits, Systems, and Signal Processing, vol. 29, pp. 263-274, 2010.

https://doi.org/10.1007/s00034-009-9145-0

- M. Kumngern, B. Knobnob, K. Dejhan, "Electronically tunable high-input impedance voltagemode universal biquadratic filter based on simple CMOS OTAs," International Journal of Electronics and Communications, vol. 64, pp. 934-939, 2010. https://doi.org/10.1016/j.aeue.2009.07.015
- 14. M. Kumngern, "Electronically tunable capacitorgrounded voltage-mode universal filter with three-input one-output using single-ended OTAs," in Proceedings of 2012 IEEE Symposium on Industrial Electronics & Applications (ISIEA), Indonesia, 2012, pp. 104-107.

https://doi.org/10.1109/ISIEA.2012.6496608

- N. Wattikornsirikul, M. Kumngern, "Three-input one-output voltage-mode universal filter using simple OTAs," in Proceedings of 2014 12th International Conference on ICT and Knowledge Engineering (ICT and Knowledge Engineering), Thailand, 2014, pp. 28-31. https://doi.org/10.1109/ICTKE.2014.7001530
- C. Psychalinos, C. Kasimis, F. Khateb, "Multipleinput single-output universal biquad filter using single output operational transconductance amplifiers," International Journal of Electronics and Communications, vol. 93, pp. 360–367, 2018. https://doi.org/10.1016/j.aeue.2018.06.037
- 17. M. Kumngern, P. Suksaibul, F. Khateb, "Four-input one-output voltage-mode universal filter using simple OTAs," Journal of Circuits, Systems, and Computers, vol. 28, pp. 1950078 (20 pages) 2019. https://doi.org/10.1142/S0218126619500786

- S.-F. Wang, H.-Pin Chen, Y. Ku, C.-M. Yang, "A voltage-mode universal filter using five single-ended OTAs with two grounded capacitors and a quadrature oscillator using the voltage-mode universal filter," Optik-International Journal for Light and Electron Optics, vol. 192, 162950, 2019. https://doi.org/10.1016/j.ijleo.2019.162950
- 19. M. Parvizi, "Design of a new low power MISO multi-mode universal biquad OTA-C filter," International Journal of Electronics, vol. 106, pp. 440-454, 2019.

https://doi.org/10.1080/00207217.2018.1540064

- 20. D. R. Bhaskar, A. Raj, P. Kumar, "Mixed-mode universal biquad filter using OTAs," Journal of Circuits, Systems, and Computers, vol. 29, 2050162 (22 pages), 2020. https://doi.org/10.1142/S0218126620501625
- A. Raj, D. R. Bhaskar, P. Kumar, "Multiple-input single-output universal biquad filter using single output OTAs," 2018 2nd IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES), Delhi, India, 22-24 October 2018, pp. 1237-1240.

https://doi.org/10.1109/ICPEICES.2018.8897308

22. A. Raj, P. Kumar, D. R. Bhaskar, "Multiple-input single-output universal biquad filters using reduced number of OTAs," 2019 International Symposium on Advanced Electrical and Communication Technologies (ISAECT), Rome, Italy, 27-29 November 2019, pp. 1-4.

https://doi.org/10.1109/ISAECT47714.2019.9069693.

23. T. Tsukutani, M. Higashimura, N. Takahashi, Y. Sumi, Y. Fukai, "Versatile voltage-mode active-only biquad with lossless and lossy integrator loop," International Journal of Electronics, vol. 88, pp. 1093-1101, 2001,

https://doi.org/10.1080/00207210110071279

- 24. T. Tsukutani, Y. Sumi, Y. Kinucasa, M. Higashimura, Y. Fukai, "Versatile active-only biquad circuits with loss-less and lossy integrator," International Journal of Electronics, vol. 91, pp. 525-536, 2004, https://doi.org/10.1080/00207210412331299851
- S.-F. Wang, H.-P. Chen, Y. Ku, C.-M. Yang, "Independently tunable voltage-mode OTA-C biquadratic filter with five inputs and three outputs and its fully-uncoupled quadrature sinusoidal oscillator application," AEU-International Journal of Electronics and Communications, vol. 110, 152822, 2019,

https://doi.org/10.1016/j.aeue.2019.152822

 S.-F. Wang, H.-P. Chen, Y. Ku, Y.-C. Lin, "Versatile tunable voltage-mode biquadratic filter and its application in quadrature oscillator," Sensors, vol. 19, 2349, 2019, https://doi.org/10.3390/s19102349

- 27. S.-F. Wang, H.-P. Chen, Y.-T. Ku, C.-M. Yang, "A voltage-mode universal filter using five single-ended OTAs with two grounded capacitors and a quadrature oscillator using the voltage-mode universal filter," Optik-International Journal for Light and Electron Optics, vol. 192, 162950, 2019. https://doi.org/10.1016/j.ijleo.2019.162950
- S.-F. Wang, H.-P. Chen, Y. Ku, C.-L. Lee, "Versatile voltage-mode biquadratic filter and quadrature oscillator using four OTAs and two grounded capacitors," Electronics, vol. 9, 1493, 2020. <u>https://doi.org/10.3390/electronics9091493</u>
- 29. S. Haykin, M. Moher, An introduction to analog and digital communications, John Wiley & Sons, New York, 2007. ISBN: 978-0-470-46087-0
- W. Jaikla, S. Adhan, P. Suwanjan, M. Kumngern, "Current/voltage-controlled quadrature sinusoidal oscillators for phase sensitive detection using commercially available IC," Sensors, vol. 20, 1319, 2020. https://doi.org/10.3390/s20051319
- R. Sotner, J. Jerabek, L. Langhammer, J. Polak, N. Herencsar, R. Prokop, J. Petrzela, W. Jaikla, "Comparison of two solutions of quadrature oscillators with linear control of frequency of oscillation employing modern commercially available devices," Circuits, Systems, and Signal Processing, vol. 34, p. 3449-3469, 2015.

https://doi.org/10.1007/s00034-015-0015-7

- W. Tangsrirat, "Dual-mode sinusoidal quadrature oscillator with single CCCTA and grounded capacitors," Journal of Microelectronics, Electronic Components and Materials, vol. 46, 130–135, 2016. http://ojs.midem-drustvo.si/index.php/ InfMIDEM/article/view/245
- S. B. Salem, A. B. Saied, D. S. Masmoudi, "High-performance current-controlled quadrature oscillator using an optimized CCII," Journal of Microelectronics, Electronic Components and Materials vol. 46, pp. 91–99, 2016. http://www.midem-drustvo. si/Journal%20papers/MIDEM\_46(2016)2p91.pdf
- K. Banerjee, D. Singh, S. K. Paul, "Single VDTA based resistorless quadrature oscillator," Analog Integrated Circuits and Signal Processing, vol. 100, pp. 495–500, 2019.

https://doi.org/10.1007/s10470-019-01480-4

- W. Jaikla, S. Adhan, P. Suwanjan, M. Kumngern, "Current/voltage-controlled quadrature sinusoidal oscillators for phase sensitive detection using commercially available IC," Sensors, vol. 20, 1319, 2020. https://doi.org/10.3390/s20051319
- S. Gupta, T. S. Arora, "Design and experimentation of VDTA based oscillators using commercially available integrated circuits," Analog Integrated Circuits and Signal Processing, vol. 106, pp. 713– 728, 2021.

https://doi.org/10.1007/s10470-020-01784-w

- B. Linares-Barranco, A. Rodriguez-Vbquez, E. Sanchez-Sinencio, J. L. Huertas, "Generation, design and tuning of OTA-C high frequency sinusoidal oscillators," IEE Proceedings-Circuits, Devices and Systems, vol. 139, pp. 557-568, 1992, https://doi.org/10.1049/ip-g-2.1992.0086
- S. Summart, C. Thongsopa, W. Jaikla, "OTA based current mode sinusoidal quadrature oscillator with non-interactive control," Przeglad Elektrotechniczny, vol. 88, pp. 14-17, 2012, http://pe.org. pl/articles/2012/7a/3.pdf
- T. Thosdeekoraphat, C. Thongsopa, S. Summart, C. Seatiaw, "Second order current-mode quadrature oscillators using OTAs," Przeglad Elektrotechniczny, vol. 92, pp. 165-160, 2016. http://pe.org.pl/ articles/2016/2/43.pdf
- 40. W. Tangsrirat, T. Pukkalanun, W. Surakampontorn, "CDBA-based universal biquad filter and quadrature oscillator," Active and Passive Electronic Components, vol. 2008, Article ID 247171 (6 pages), 2008.
  - https://doi.org/10.1155/2008/247171
- 41. W. Tangsrirat, "Novel minimum-component universal filter and quadrature oscillator with electronic tuning property based on CCCD-BAs," Indian Journal of Pure and Applied Physics, vol. 47, pp. 815-822, 2009. http://hdl.handle. net/123456789/6200
- 42. S. Maheshwari, J. Mohan, D. S. Chauhan, "High input impedance voltage-mode universal filter and quadrature oscillator," Journal of Circuits, Systems and Computers, vol. 19, pp. 1597-1607, 2010. https://doi.org/10.1142/S0218126610006943
- 43. J. Jin, C. Wang, "Current-mode universal filter and quadrature oscillator using CDTAs," Turkish Journal of Electrical Engineering and Computer Sciences, vol. 22, pp. 276–286, 2014. <u>https://doi.org/10.3906/elk-1207-62</u>
- 44. J. Jin, "Resistorless active SIMO universal filter and four-phase quadrature oscillator," Arabian Journal for Science and Engineering, vol. 39, pp. 3887-3894, 2014.

```
https://doi.org/10.1007/s13369-014-0985-y
```

- 45. S. Tuntrakoon, M. Kumngern, R. Sotner, N. Herencsar, P. Suwanjan, W. Jaikla, "High input impedance voltage-mode universal filter and its modification as quadrature oscillator using VDDDAs," Indian Journal of Pure and Applied Physics, vol. 55, pp. 324–332, 2017. http://op.niscair.res.in/index.php/ IJPAP/article/viewFile/14214/1241
- M. Gupta, P. Dogra, T. S. Arora, "Novel current mode universal filter and dual-mode quadrature oscillator using VDCC and all grounded passive elements," Australian Journal of Electrical and Electronics Engineering, vol. 16, pp. 220-236, 2019. <u>https://doi.org/10.1080/1448837X.2019.1648134</u>

- 47. T. S. Arora, B. Rohil, S. Gupta, "Fully integrable/ cascadable CM universal filter and CM quadrature oscillator using VDCC and only grounded passive elements," Journal of Circuits, Systems and Computers, vol. 28, 1950181 (36 pages), 2019. https://doi.org/10.1142/S0218126619501810
- F. Yucel, E. Yuce, "Supplementary CCII based second-order universal filter and quadrature oscillators," AEU-International Journal of Electronics and Communications, vol. 118, 153138, 2020. <u>https://doi.org/10.1016/j.aeue.2020.153138</u>
- 49. W. Tangsrirat, T. Pukkalanun, O. Channumsin, "Single VDGA-based dual-mode multifunction biquadratic filter and quadrature sinusoidal oscillator," Journal of Microelectronics, Electronic Components and Materials, vol. 50, pp.125-136, 2020. https://doi.org/10.33180/InfMIDEM2020.205
- 50. M. Siripruchyanun, W. Jaikla, "Cascadable currentmode biquad filter and quadrature oscillator using DO-CCCIIs and OTA," Circuits, Systems, and Signal Processing, vol. 28, pp. 99-110, 2009. https://doi.org/10.1007/s00034-008-9072-5
- 51. W. Jaikla, M. Siripruchyanun, A. Lahiri, "Resistorless dual-mode quadrature sinusoidal oscillator using a single active building block," Microelectronics Journal, vol. 42, pp. 135–140, 2011, https://doi.org/10.1016/j.mejo.2010.08.017
- 52. M. Gupta, T. S. Arora, "Realization of current mode universal filter and a dual-mode single resistancecontrolled quadrature oscillator employing VDCC and only grounded passive elements," Advances in Electrical and Electronic Engineering, vol. 15, pp. 833-845, 2017. https://doi.org/10.15598/aeee.v15i5.2397
- 53. M. Gupta, T. S. Arora, "Various applications of analog signal processing employing voltage differencing current conveyor and only grounded passive elements: a re-convertible approach," SN Applied Sciences, vol. 2, 2020.

```
https://doi.org/10.1007/s42452-020-03379-6
```

- 54. H.-P. Chen, Y.-S. Hwang, Y.-T. Ku, S.-F. Wang, C.-H. Wu, "Voltage-mode universal biquadratic filter and quadrature oscillator using CFAs" IEICE Electronics Express, vol. 13, pp. 1–11, 2016. <u>https://doi.org/10.1587/elex.13.20160510</u>
- 55. Y. A. Li, "Electronically tunable current-mode biquadratic filter and four-phase quadrature oscillator," Microelectronics Journal, vol. 45, pp. 330– 335, 2014,

https://doi.org/10.1016/j.mejo.2013.12.005

M. Kumngern, E. Wareechol, P. Phasukkit, "Quadrature oscillator and universal filter based on translinear current conveyors," AEU-International Journal of Electronics and Communications, vol. 94, pp. 69–78, 2018, https://doi.org/10.1016/j.acu. 2010.000014

https://doi.org/10.1016/j.aeue.2018.06.044

- 57. M. Kumngern, F. Khateb, "Current-mode universal filter and quadrature oscillator using current controlled current follower transconductance amplifiers," Analog Integrated Circuits and Signal Processing, vol. 100, pp. 235–248, 2019, https://doi.org/10.1007/s10470-018-1345-8
- 58. https://www.maximintegrated.com/en/products/analog/analog-switches-multiplexers/ MAX14689.html
- S.-H. Tu, C.-M. Chang, J. N. Ross, M. N. S. Swamy, "Analytical synthesis of current-mode high-order single-ended-input OTA and equal-capacitor elliptic filter structures with the minimum number of components," IEEE Transactions on Circuits and Systems-I, vol. 54, pp. 2195-2210, 2007, https://doi.org/10.1109/TCSI.2007.905644
- 60. Texas Instruments, LM13700: Dual Operational Transconductance Amplifier with Linearizing Diodes and Buffers. URL http://www.ti.com/product/LM13700; 2015.
- 61. Texas Instruments, CD4016B: 4-channel analog switch, URL https://www.ti.com/product/ CD4016B
- R. Sotner, J. Jerabek, L. Langhammer, J. Polak, N. Herencsar, P. Prokop, J. Petrzela, W. Jaikla, "Comparison of two solutions of quadrature oscillators with linear control of frequency of oscillation employing modern commercially available devices," Circuits, Systems, and Signal Processing, vol. 34, pp. 3449-3469, 2015.

https://doi.org/10.1007/s00034-015-0015-7



Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 22. 06. 2021 Accepted: 02. 11. 2021

https://doi.org/10.33180/InfMIDEM2021.404

Informacije MIDEM

Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 243 – 251

# Modeling of Power Module for 48 V High Power Inverter

Tadej Skuber, Aleksander Sešek, Janez Trontelj

# Laboratory of Microelectronics, Faculty of Electrical Engineering, University of Ljubljana, Ljubljana, Slovenia

**Abstract:** The paper presents simulation and measurement results of high current three-phase inverter power modules used in 48 V motor applications. Firstly, FEM (Finite Element Method) is used to extract circuit parasitics. With the inclusion of MOSFET and parasitic component SPICE models, a highly accurate simulation model is created. Switching characteristics of the power modules are simulated at 300 A load current and 48 V battery voltage. Thermal simulations estimate maximum transistor temperatures at given power losses. Electrical simulations are compared to actual measurements under identical test conditions. The comparison shows good matching between simulations and measurements. The phase voltage rise and fall times are the same in simulations and measurements. The overshoot voltages are also the same in both cases, at around 28 V. The mismatch can be found in the currents of secondary loops. The gate voltage signal is similar with small mismatch of Miller plateau voltage, due to transistor model parameters mismatch.

Keywords: power module; FEM analysis; thermal analysis; MOSFET

# Modeliranje močnostnega modula za 48 V pretvornik visokih moči

**Izvleček:** Članek predstavlja načrtovanje, rezultate simulacij in meritev trifaznega močnostnega modula za velike tokove, ki je uporabljen pri 48 V motorskih pogonih. Najprej je uporabljena metoda končnih elementov (FEM) za izračun parazitnih elementov vezja. Z vklučitvijo SPICE modela MOS tranzistorja in parazitnih elementov v model je nastal visokoločljivostni simulacijski model. Preklopne karakteristike so simulirane pri 300 A bremenskega toka in 48 V baterijske napetosti. Termične simulacije prikažejo največje temperature tranzistorja pri določenih močnostnih izgubah in nam podajo termično upornost tranzistorja do hladilnika. Narejena je tudi primerjava električnih simulacijskih rezultatov in dejanskih meritev, ki pokaže dobro ujemanje med njimi. Časa vzpona in padca fazne napetosti sta v primeru simulacij ter meritev enaka. Vrh preklopnega prenihaja je v obeh primeru enak 28 V. Slabše ujemanje je le pri sekundarnih tokokrogih, kjer se v simulacijah pojavi tudi rahli fazni zamik. Potek napetosti vrat je podoben, z manjšimi odstopanji napetosti Milerjevega platoja, zaradi odstopanja modela tranzistorja.

Ključne besede: močnostni modul; FEM analiza; termična analiza; MOSFET

\* Corresponding Author's e-mail: tadej.skuber@fe.uni-lj.si

# 1 Introduction

Power modules are already well-known parts of all electric motor drives [1]. They work as an interface-inverter and supply the high current required for the operation of electric motors. The requirements for high voltages and high currents are constantly increasing, as highpower motors are needed for all sectors of industry, especially for transportation [2]. The demand for high voltage drives originated in battery-powered motor vehicles, where voltages reach 600 V and above [3]. Normal electric motor drives start at 12 V where automotive applications in vehicles use 12 V auxiliary drives to optimize vehicle performance [4]. The next interesting voltage level is 48 V, where it is the limit for low voltage systems. The parts of the 48 V system are inexpensive and the electrical architecture sits alongside the car's original 12 V system [5].

How to cite:

T. Skuber et al., "Modeling of Power Module for 48 V High Power Inverter", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 243–251

The inverters for drives can use different switching electronic components such as silicon MOSFETs [6], SiC transistors [7], IGBT transistors [8], and so on. Each of these switching components has its own advantages and disadvantages. For the lower voltage domain where maximal voltage is 60 V, silicon MOSFET transistors are the right choice for a good price-performance ratio. One of the main issues, besides efficient driving of the inverter stage is also heat dissipation. The cooling system in motor drives can be of various types [9] and can further complicate the assembly and increase final system cost.

In the second chapter of the paper, the design of a 48 V three-phase motor drive, using MOSFETs as switching devices is presented. The third chapter presents power module modeling and parasitics extraction. It continues with thermal and electrical simulations. The paper concludes with the final chapter where a comparison is made between simulations and measured results performed on the prototype system.

# 2 Design of power module

### 2.1 Power module

A power module is a part of a three-phase (3P) 48 V Permanent Magnet Synchronous Motor (PMSM) inverter. It is designed to drive a motor with continuous power of 12 kW, maximum peak power of 20 kW and peak current of 600 Arms. Figure 1 shows the cross-section of a module mounted on a heat sink.



**Figure 1:** Power module cross section with all important elements annotated. Figure also represents module thermal structure.

Because of high currents and considerable power losses, the circuit is implemented on a ceramic substrate that gives the module a good heat conduction characteristic [10]. The ceramic substrate is a multilayer structure with a 500  $\mu$ m thick Al<sub>2</sub>O<sub>3</sub> (alumina) base and 300  $\mu$ m copper plating on both sides. The bottom side of the ceramic module is attached to the heatsink via a

thin thermal paste layer and additionally glued to the surface with nonconductive adhesive as shown in Figures 1 and 2.

In Figure 2, a gold-plated module is shown with bonded power transistors, capacitors and required gate resistors. High power switching is done by 100 V bare die MOSFET transistors in half-bridge configuration. For increased current carrying capability, four transistors are connected in parallel [14, 15]. Transistors are soldered to wide copper traces with their bottom side (drain) and are connected appropriately to other module connections by aluminum bonds from the top side (source).



Figure 2: Module top view with 8 bonded transistors.

There are two types of bonds-main high current bonds with 380  $\mu$ m diameter for source bonding and thin 50  $\mu$ m gate signal bonds. Additionally, each transistor has its own individual gate resistor to minimize parasitic oscillations, provide the necessary damping and gate decoupling [15]. Module connections to other necessary circuits such as DC-link capacitor plate and driver module are also implemented using thick 380  $\mu$ m bond wires. Any unwanted drain-source ringing is suppressed by RC snubbers, while onboard ceramic capacitors provide decoupling for high frequency switching transients [18]. An NTC thermistor is also mounted on the module board to monitor the temperature.

### 2.2 Layout

The board layout design enables three of the power modules to be placed side by side, forming a full 3P inverter power stage. The modules are connected to the power supply leads and capacitor plate on the upper side and

driver board from the bottom side of the 3P system. The capacitor plate is bolted to the busbar for an electrical connection to the power modules. Connections from battery terminals to capacitor plate are done from the top. Phases are connected from the bottom, where the motor is stationed. They are not included in Figure 3, as they can change with application. The geometric limits are the main constraint for power MOSFET placement and parasitics minimization as shown in Figure 3. For this reason, the MOSFETs are placed on rectangular baseplates, as this is the simplest and most intuitive solution, as already shown in Figure 2. The main parasitic components that most affect driver operation are inductances. They are minimized by reducing the loop sizes of the module current paths and maximizing the number of bond wires for all high-power interconnects [16].

The parasitic capacitances were not studied precisely as they are in the range of 10 pF to 100 pF, according to simulations, and do not affect the final module operation, as their value is much smaller than for instance MOSFET input capacitance, which is in the range of 10 nF. Moreover, adding parasitic capacitances in our case hardly affects the switching performance in the simulation. Therefore, the parasitic capacitances are considered as less important and are neglected; a similar approximation is also taken by other authors [17].



**Figure 3:** Proposed basic layout of the system (on upper side capacitor plate and at the bottom side controller plate). Connections to the battery and motor terminals are excluded from the image.

### 3 Simulations

### 3.1 Modeling

The power module is designed using Autodesk Inventor 3D CAD software. All details from the placement of the components to the shapes and connection geometries are modeled. Therefore, the used 3D model closely represents a real power module. The Ansys Q3D simulation software utilizes represented geometry model and extracts its parasitic circuit structure. The Ansys model is shown in Figure 4. For the simulation purposes, only parasitic resistances and inductances are extracted, capacitances are neglected. This parasitic circuit is used in combination with PSpice models of remaining module components to form a general level 3 [17] simulation model, used in Ansys Twin Builder. In addition to the module model, parasitic circuits of the driver and capacitor boards are also extracted and used.

The module is 47.5 mm wide and 46 mm long. The total 3P system is 103 mm wide. These are optimized dimensions that allow modularity and just enough room for transistor soldering and bonding. The width of the on-module connection traces for gate and electronic components connections are also optimized, not to influence the circuit performance. The typical trace width for the gate connection is 1 mm. Other connections are wider.

Figure 4 presents the Ansys model, including copper, bonds and solder pads, which all influence parasitic components. The MOSFET transistor die models are obtained from the manufacturer's packaged device electro-thermal model [19]. The original packaged device model is adapted by removing the package pins, internal bond wires and lead frame. Their resistances and inductances are removed from the model. Therefore, only the transistor die model remains.



**Figure 4:** The Ansys Q3D module model, with all passive and active elements removed.

The thermal circuit of the bonds and lead frame are also removed so that the transistor can be simulated at constant junction temperature. The electrical behavior of the transistor is simulated in PSpice. Static and dynamic simulation results match the datasheet parameters. Passive component parameters are obtained from the original manufacturer's Spice models, datasheets and some from similar measured components. Models for the module-mounted capacitors and DC link capacitors include series parasitic resistances, inductances and capacitances provided by manufacturers, while resistors are modeled as series RL circuits with typical package inductance values [17]. The transistor driver output stage is also obtained from the manufacturers PSpice model. In simulations performed, the gate driver peak currents match calculated values, therefore the gate driving circuit is correctly modeled.

### 3.2 Electrical simulations model

Parasitic circuit extraction is done at DC for the resistive part, so that circuit steady-state conditions are modeled correctly. Higher frequencies are used for inductive part extraction, so that a good approximation for fast switching transients is obtained [17]. Typical extracted values of parasitics are shown in Table 1.

 Lsl, Lsh
 5 nH

 Ldl, Ldh
 2.5 nH

 Lcap-, Lcap+
 15 nH

 Lcer
 0.6 nH

 Lel
 7.5 nH

 Lcable-, Lcable+
 300 nH

Table 1: Typical self-inductances.

The labels used in Table 1 correspond to the elements drawn in Figure 5. The parasitic extraction also calculates mutual coupling. The method firstly removes all active or passive soldered components from the model, so only basic metallic structure remains (see Fig. 4). To each net, a common sink connection is assigned, like a common surface at the Vbat+ or Vbat- bonds. Nodes of transistors, capacitors and resistors are presented as sources. Together they form a net of connections with different parameters. For each separated connection in the net, Ansys Q3D calculates individual and coupled parasitic parts. Coupled inductances are also calculated between source-sink pairs of different nets. The frequency at which parasitic inductances are extracted is experimentally determined and corresponds to the highest signal frequency used in the circuit. The final result is obtained using frequency at which matching between measurements and simulation is highest. Initial simulations were done using the frequencies in the range of a few MHz [11], meaning typical switching times for MOSFET transistors [12] (see Fig. 9 and 10). The calculated inductances in this case are too small and the initial voltage overshoot is almost not visible. Decreasing the frequency in range of a few 10 kHz increases matching between the two results. The parasitic matrix, formed by Ansys is not presented as it includes a lot of nodes and does not clearly represent the parasitic mesh. The sum of important inductances is presented in Table 1.

Electrical simulations are focused on the inverter switching transients. For basic simulation, a simplified inverter model version is used. A 3P inverter is simplified to a single half-bridge power module. With this simplification, the simulation accuracy is not affected [13], but the total simulation time is considerably shortened. The DC capacitor plate and driver board parasitic models are fully included, as they were already designed and extracted separately for each phase.

The double pulse test (DPT) is used for simulation [13]. The DPT is a well-known test where the upper transistors of the inverter are turned off and the bottom transistors are driven by two pulses of different lengths. The expected load is connected to the output. Current value and the transient behavior are observed, subjecting transistors to worst case operating conditions without the need for prolonged simulations.

The circuit is simulated at 48 V battery voltage, motor load current of 300  $A_{rms}$  and 25 °C transistor temperature. Bottom transistor gates are connected to gate driver driven by a voltage source. Top transistors are connected in body diode configuration, meaning in the off state. The simulation schematic is shown in Figure 5.



Figure 5: Simplified simulation schematics.

All parasitic inductances in the circuit are marked with a blue inductor symbol and dot showing the relative magnetic field polarity for mutual coupling. Their values are presented in Table 1. As can be noticed, also inductance of cables and bonds are considered. The inductive load is connected from the middle point (phase connection) to the positive battery connection. The simulation results are shown and discussed the in simulation-measurement comparison chapter.

### 3.3 Thermal simulations

The ceramic power module is placed on the 10 mm thick aluminum plate, serving as a cooler, with thermal conductivity of 237.5 W/mK. The 100 µm thick interface material is thermal paste with thermal conductivity of 2.5 W/mK. Copper and alumina (Al2O3) thermal conductivities are 394 W/mK and 24 W/mK, respectively. The thermal model of solder and transistor consists of two blocks with thicknesses of 100 µm and 220 µm stacked one on top of another. Their thermal conductivities are 63 W/mK for solder and 130 W/mK for silicon MOSFETs [12].

With such a power module model, the thermal simulations are performed, using Ansys Icepack program. The simulation result is shown in Figure 6, where thermal conditions are presented in the top view using a temperature scale on the left.

The aluminum plate bottom surface is maintained at a constant temperature of 65 °C. Module maximal temperature of 85 °C is reached in the middle of transistors where cooling is least effective.



**Figure 6:** Module temperature conditions simulated in Ansys Icepack. Total module power loss is 200 W or 25 W per transistor.

The system thermal resistance  $R_{th}$  can be determined by the equation:

$$R_{th} = \left(T - 65^{\circ} \mathrm{C}\right) / P \tag{1}$$

where *T* is maximum transistor temperature and *P* is module power loss. Calculated  $R_{th}$  at several power conditions is shown in Table 2.

**Table 2:** Maximum transistor temperature in relation todissipated power.

| P [W]     | 100   | 150   | 200   | 250   | 300   | 350   |
|-----------|-------|-------|-------|-------|-------|-------|
| T [°C]    | 74.3  | 79.0  | 83.7  | 88.4  | 93.0  | 98.0  |
| Rth [K/W] | 0.093 | 0.093 | 0.094 | 0.094 | 0.093 | 0.094 |

As can be seen in Table 2, the temperature linearly depends on the power dissipated, under given conditions. The thermal resistance is constant 93 mK/W. The temperature values reached are not critical; simulated dissipation on the module is around 200 W at 300 A current (transistor channel resistance is 1.7 m $\Omega$ , typically).

The obtained thermal data can be used in a heatsink design, which must be carefully adapted due to power loss data from electrical simulations.

Basic thermal measurements are also performed. The module is measured in the saturation region with constant current and voltage, so that the losses applied are more accurate. Measuring module losses while under real load would be difficult. Temperature is measured using two thermocouples, one fixed in the middle of the module and another 0.5 cm away from the edge, directly on the heatsink.

At the 100 W load, the measured temperature difference is 6 °C, which corresponds to the 0.06 K/W thermal resistance between the heatsink and the module. In a simulation, the middle of the module is heated to about 71.5 °C giving us thermal resistance of 0.03 K/W. The difference between the simulation and measurements can be attributed to several factors. After the module inspection, imperfectly applied thermal paste is thought to be the main cause for the difference.

## 4 Measurements

For the prototype measurements, a single phase module is tested, using an artificial load. The driver was designed and assembled by us and is capable of driving several different kinds of power transistors. In Figure 7 the measurement setup is presented. Setup includes Tektronix MDO4054C oscilloscope and TPP0500B probes for voltage waveform capturing. The load current is measured by the CWT1 Ultra-mini Rogowski current transducer. The Agilent 33500B is connected as a double pulse generator to control low side transistors. The EA-PS 9080-60 T laboratory power supply generates 48 V for high power switching circuit, other low voltages needed for a driver board are generated using the GWinstek GPD-3303S DC source.



Figure 7: Measurement setup.

The signal generator was manually triggered. At trigger, a gate driver enables low side transistors for 500 us to energize the load coil and the current to reach 300 A. Then the bottom transistor is turned off for 25 µs, and again turned on for another 25 µs. Transistor turn-on and turn-off transients are measured during switching. They are measured directly on transistors. The typical signal curves and measurements results are shown in Figure 8. In Figure 8, on the first top trace, voltage drop on the fourth transistor channel from the module low side can be seen. This transistor is farthest from the power distribution and it suffers from the high parasitic influence on its behavior. Due to that fact, the transients on this transistor are high and greatly expressed. At the first turn on, there are no overshoots due to no current present, but when transistor is turned off, the



**Figure 8:** Measurement results -  $V_{ds}$  of the fourth transistor, load current,  $V_{gs}$  and double pulse trigger as the last waveform.

spikes and "ringing" can be detected. In the next trace, the current through the load is shown. After turn on, current linearly rises up to 300 A and then drops for a bit in off time and then again rises for another 30 A on the second turn on, yields final 330 A of current. The third trace presents  $V_{gs}$  signal – transistor control signal with rounded pulse shape in transients – typical RC shape, influenced by the gate resistor and the transistor's  $C_{gs}$ . Also, the different shapes and duration of a rise and fall time can be observed. This is due to the different current driving defined by  $R_{on}$  and  $R_{off}$ . The last trace presents the generator pulse on circuit input.

# 5 Comparison

In this chapter, simulation and measurement results are presented and discussed. All results shown are valid for the fourth bottom transistor as it is one of the active devices in DPT. The time scales of the top and bottom subgraphs in Figures 9 and 10 are aligned. In Figure 9,  $V_{gs}$  and  $V_{ds}$  transitions are shown, at full load of 300 A. Figure 9 in the top window, presents the transition of the  $V_{ds}$  voltage when the transistor switches on. There are no deviations between simulated (dashed line) and measured results – the voltage drops from 48 V to approx. 0.55 V in 0.8  $\mu$ s. The  $V_{gs}$  transition in the bottom window is not so smooth due to the parasitic capaci-



**Figure 9:** Comparison of  $V_{ds}$  and  $V_{qs}$  results at turn-on.

tances, and it consists of three parts. First, the voltage  $V_{gs}$  starts to rise and when a threshold  $V_{th}$  is reached,  $V_{ds}$  starts to discharge  $C_{gd}$  into the gate. This is the time when  $V_{gs}$  is constant in the middle of the rise transition – it is called Muller plateau. When the gate capacitance  $C_{gd}$  is fully discharged and the  $V_{ds}$  is almost zero the  $V_{gs}$  continues its rising to the full value. There is a small discrepancy between simulation and measurement – the Muller plateau is a bit higher, which means that a threshold value is a bit different in simulation; nevertheless, its duration is the same that means the capacitances in the model are correct. Also,  $C_{gd}$  is a nonlinear function of  $V_{ds}$ , but in this case  $V_{ds}$  was the same for the simulation and for the measurement.

Figure 10 presents the same two voltages at the turn off moment. At that time when 300 A current is flowing through the load and transistors, the loop is disconnected. It must be emphasized that this transition is done with a different gate current value, due to the changed gate resistance. The current is higher and turn off occurs faster. We start at the bottom graph, where  $V_{as}$  is presented.

After a 1  $\mu$ s delay, the  $V_{gs}$  is turned off. As can be noticed it starts to fall quickly – discharging the  $C_{gs'}$  till Muller plateau is reached. Then the  $C_{ds}$  starts to discharge and when discharge is done, the transistor is turned off. The



Figure 10: Measured and simulated waveforms compared. Turn-off at 300 A load current.

transient continues until  $C_{gs}$  is not discharged completely. The voltage  $V_{ds}$  jumps to 48 V at the moment, when  $C_{ds}$  is discharged, causing overshoot due to the huge amount of energy in the load and additional parasitic inductances of the system. The initial voltage overshot is suppressed by the DC capacitors mounted on the power module top side. After 28 V overshot, small oscillations can appear which are suppressed with the onboard snubber circuit. There is a bit difference in the simulated and the measured signal curve. The measured curve sharply declines, but the simulation shows a slight hump. Different parasitic inductances variations result in just a small shortening of the hump. Changes to transistor parameters also change waveforms. Usage of AC parasitic resistances instead of DC, decreases the hump but also lowers the initial spike. The lower frequency oscillations, after the overshot, are caused by the energy exchange between ceramic capacitors on the module and electrolytic capacitors placed on a bit remote board. The oscillations can be found also in the simulation results. The signal frequency and amplitude are almost the same.

From the results obtained, it can be concluded that the inductances and capacitances of the module were modeled correctly.



**Figure 11:** The  $I_{Zdh} - I_{ce}$  current.

One of the interesting curves to observe is a total current from the module positive connection, shown in Figure 11. It can be noticed that at the turn-off moment, the transition is smooth. The overshoot in negative current is approximately 1/3 of the "ON" current and it matches well with the simulations. We can say that simulations predict a bit worse result as it is measured. The energy flow can be easiest presented with comparison of three main currents, shown in Figure 12.

It can be found that when the transistor is switched off, the necessary current deficit for the load comes from ceramic capacitors mounted on the module, and therefore satisfy the inductance request for slow current flow change. The oscillations then appear between different capacitors.



**Figure 12:** Current values at the on-off transition of module positive terminal, ceramic capacitors and transistors.

## 6 Conclusion

In the paper, power module design used in a high power motor inverter was presented. The main issue of the design flow is how to minimize parasitic components and include them correctly in the model to perform reliable simulations, which reflect in the correct system operation. The modeling chapter summarized the main steps for modeling and optimization of the model and minimization of parasitic components in a real board. The measurement setup presented main equipment used and explained the DPT test. The last chapter presented a comparison of measured and simulated results, which shows good main curve alignment and confirms values calculated and used in the inverter model. Both simulation and measurements give identical overshoot results of 28V. Small divination can be noticed only during secondary oscillations between different capacitors on the module and DC link caps. A gate-source voltage prediction mismatch only by a small amount due to MOSFET model inaccuracy. A presented model also gives good insight into circuit conditions that cannot be measured due to physical constraints.

# 7 Acknowledgments

The authors would like to thank the Slovenian Research Agency (ARRS) program P2-0257 for cofounding the research, Slovenian government for cofounding INTER-REG project ASAM, which part of it is presented module and Mitja Brlan for his kind help at module components soldering, assembly and bonding.

# 8 Conflict of interest

The authors confirm there are no conflicts of interests in connection to the work presented.

# 9 References

- 1. "Motor drives application examples", https://www. semikron.com/applications/motor-drives/application-examples.html, [Accessed: 13. 5. 2021]
- F. Herrmann, F. Rothfuss, "Introduction to hybrid electric vehicles, battery electric vehicles, and offroad electric vehicles", Advances in Battery Technologies for Electric Vehicles, Woodhead Publishing, 2015, pp. 3-16,

https://doi.org/10.1016/B978-1-78242-377-5.00001-7

- S. Shin, B. Jin, K. Song, S. Oh and T. Yim, "Development of New 600 V Smart Power Module for Home Appliances Motor Drive Application," PCIM Europe 2018; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, 2018, pp. 1-6.
- S. Tidblad, L. Mikael, A. Torbjörn, Thiringer Emma Arfa Grunditz and B. E. Mellander, "Vehicle components and configurations", Systems Perspectives on Electromobility, 2013, pp. 22-32, [Accessed: 28. 4. 2021]
- J. Crosse, Under skin why modern cars need 48v electrical systems, https://www.autocar.co.uk/carnews/technology/under-skin-why-modern-carsneed-48v-electrical-systems, [Accessed: 28. 4. 2021]
- OptiMOS<sup>™</sup> 5 80V/100V, https://www.infineon. com/cms/en/product/power/mosfet/12v-300vn-channel-power-mosfet/optimos-and-strongirfet-latest-family-selection-guide/optimos-5-80v-100v/, [Accessed: 13. 5. 2021]
- SiC MOSFETs: Gate Drive Optimization, https:// www.onsemi.com/pub/Collateral/TND6237-D. PDF, [Accessed: 28. 4. 2021]
- 8. IGBTs, https://www.st.com/en/power-transistors/ igbts.html, [Accessed: 28. 4. 2021]
- J. Huang et al., "A Hybrid Electric Vehicle Motor Cooling System—Design, Model, and Control," in IEEE Transactions on Vehicular Technology, vol. 68, no. 5, pp. 4467-4478, May 2019, https://doi.org/10.1109/TVT.2019.2902135
- 10. Sheng, W.W., & Colino, R.P. (2004). Power Electronic Modules: Design and Manufacture (1st ed.). CRC Press.

https://doi.org/10.1201/9780203507308

11. Y. Ren et al., "Voltage Suppression in Wire-Bond-Based Multichip Phase-Leg SiC MOSFET Module Using Adjacent Decoupling Concept," in IEEE Transactions on Industrial Electronics, vol. 64, no.

Informacije (MIDEM

10, pp. 8235-8246, Oct. 2017, https://doi.org/10.1109/TIE.2017.2714149

- 12. Lutz, J., Schlangenotto, H., Uwea, S., and De Doncker, "Semiconductor Power Devices", Springer International Publishing, 2018, <u>https://doi.org/10.1007/978-3-319-70917-8</u>
- Double-pulse test substantiated advantages of PrestoMOS, https://fscdn.rohm.com/en/products/databook/applinote/discrete/transistor/ mosfet/prestomos\_doublepulse\_an-e.pdf, [Accessed: 28. 4. 2021]
- S. Bęczkowski, A. B. Jørgensen, H. Li, C. Uhrenfeldt, X. Dai and S. Munk-Nielsen, "Switching current imbalance mitigation in power modules with parallel connected SiC MOSFETs," 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), 2017, pp. P.1-P.8, https://doi.org/10.23919/EPE17ECCEEurope.2017.8099245
- 15. AN11160 Designing RC snubbers, https://assets. nexperia.com/documents/application-note/ AN11160.pdf, [Accessed: 28. 4. 2021]
- S. Li, L. M. Tolbert, F. Wang and F. Z. Peng, "Stray Inductance Reduction of Commutation Loop in the P-cell and N-cell-Based IGBT Phase Leg Module," in IEEE Transactions on Power Electronics, vol. 29, no. 7, pp. 3616-3624, July 2014, https://doi.org/10.1109/TPEL.2013.2279258
- A. B. Jørgensen, S. Bęczkowski, C. Uhrenfeldt, N. H. Petersen, S. Jørgensen and S. Munk-Nielsen, "A Fast-Switching Integrated Full-Bridge Power Module Based on GaN eHEMT Devices," in IEEE Transactions on Power Electronics, vol. 34, no. 3, pp. 2494-2504, March 2019, https://doi.org/10.1109/TPEL.2018.2845538
- Y. Ren, X. Yang, F. Zhang, L. Tan and X. Zeng, "Analysis of a low-inductance packaging layout for Full-SiC power module embedding split damping," 2016 IEEE Applied Power Electronics Conference and Exposition (APEC), 2016, pp. 2102-2107, https://doi.org/10.1109/APEC.2016.7468157
- 19. PSpice Libraries for OptiMOS3 n-Channel Power Transistors, https://www.farnell.com/simulation/2371135.pdf, [Accessed: 28. 4. 2021]



Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 17. 05. 2021 Accepted: 10. 11. 2021

https://doi.org/10.33180/InfMIDEM2021.405



Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 253 – 259

# Reduction of Random Dopant Fluctuationinduced Variation in Junctionless FinFETs via Negative Capacitance Effect

Bo Liu, Xianlong Chen, Ziqiang Xie, Mengxue Guo, Mengjie Zhao, Weifeng Lü

Hangzhou Dianzi University, Key Laboratory for RF Circuits and Systems of Ministry of Education, Hangzhou, China

**Abstract:** In this study, we investigated the impact of random dopant fluctuation (RDF) on junctionless (JL) fin field-effect transistors (FinFETs) with ferroelectric (FE) negative capacitance (NC) effect. The RDF-induced variations were captured by using built-in Sano methodology in three-dimensional technology computer-aided design (TCAD) simulation. Compared to the regular JL-FinFETs, the variations in JL-FinFETs with NC effect (NCJL-FinFETs) was observed to be less via statistical Monte Carlo analysis, which further enhanced its performance as well. The evaluation and estimation of threshold voltage ( $V_T$ ), ON-state current ( $I_{on}$ ), OFF-state current ( $I_{off}$ ), and subthreshold swing (SS) by different FE layer thicknesses indicated reduction in the standard deviations of VT ( $\delta V_T$ ) and lon ( $\delta I_{on}$ ) by 34.7% and 7.08%, respectively; the OFF-state current and its standard deviation shrank by approximately three orders of magnitude than the JL-FinFET counterpart. Although  $\delta$ SS was not monotonous, the SS was significantly improved to sub-60 mV/decade. To sum up, the regular JL-FinFETs containing the FE layer as NC effect not only improved the electrical performance, but also led to the resilience of the RDF-induced statistical variability.

Keywords: Random dopant fluctuations (RDF); negative capacitance effect; junctionless FinFETs; Monte Carlo analysis

# Zmanjšanje naključnih nihanj zaradi fluktuacije dopantov v brezspojnih FinFET-ih preko učinka negativne kapacitivnosti

**Izvleček:** V študiji smo raziskali vpliv naključnega nihanja dopantov (RDF) na brezspojne (JL) poljske fin tranzistorje (FinFETs) s feroelektričnim (FE) učinkom negativne kapacitivnosti (NC). Nihanja, ki jih povzroča RDF, so bila zajeta z uporabo vgrajene Sano metodologije v tridimenzionalni računalniško podprti simulaciji tehnologije (TCAD). V primerjavi z običajnimi JL-FinFET-i je bilo s statistično analizo Monte Carlo ugotovljeno, da so spremembe pri JL-FinFET-ih z učinkom NC (NCJL-FinFET-i) manjše, kar je dodatno izboljšalo tudi njihovo zmogljivost. Ocenjevanje in vrednotenje napetosti praga (V<sub>T</sub>), toka v stanju ON (I<sub>on</sub>), toka v stanju OFF (I<sub>off</sub>) in pod pragovnega nihanja (SS) z različnimi debelinami plasti FE, je pokazalo zmanjšanje standardnih odklonov V<sub>T</sub> ( $\delta$ V<sub>T</sub>) in Ion ( $\delta$ I<sub>on</sub>), za 34,7 % oziroma 7,08 %; tok v stanju OFF in njegov standardni odklon sta se v primerjavi s podobnimi JL-FinFET zmanjšala za približno tri velikostne rede. Čeprav  $\delta$ SS ni bil monoton, se je SS znatno izboljšal, in sicer na manj kot 60 mV/dekado. Če povzamemo, običajni JL-FinFET, ki vsebujejo plast FE kot učinek NC, niso izboljšali le električnih lastnosti, temveč so tudi pripomogli k odpornosti na statistično variabilnost, ki jo povzroča RDF.

Ključne besede: naključne fluktuacije dopantov (RDF); učinek negativne kapacitivnosti; brezspojni FinFET-i; analiza Monte Carlo

\* Corresponding Author's e-mail: lvwf@hdu.edu.cn

# 1 Introduction

Over the years, fabrication of the field-effect transistors (FETs) with p-n junctions requires very steep doping concentration gradients between the silicon-bulk channel and source/drain (S/D) region [1-2]. Moreover, the formation of steep gradient p-n junction requires

How to cite:

B. Liu et al., "Reduction of Random Dopant Fluctuation-induced Variation in Junctionless FinFETs via Negative Capacitance Effect", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 253–259

ultra-fast thermal annealing process, which greatly increases the cost budget of manufacturing of equipment. To avoid the difficulty of making such p-n junctions, junctionless field-effect transistors (JL-FETs) were introduced [3-5]. JL-FETs involve the identical concentration of a single doping species along the semiconductor region, which are easier to fabricate than the inversion-mode FETs (IM-FETs) [6]. JL-FETs have nearly ideal subthreshold swing (SS), extremely low leakage current and smaller mobility degradation [7]. For these reasons, JL-FETs recently received significant attention as a potential replacement of IM-FETs in the future. In addition, negative capacitance field-effect transistors (NCFETs), which are fabricated by drawing into the ferroelectric (FE) material behaving as a series of NC stacked on the gate of the traditional complementary metal-oxide-semiconductor (CMOS) devices generally possess a higher performance and lower power consumption [8-10]. Owing to the good compatibility of the doped HfO2 layer with conventional high-κ semiconductor technology, the NCFETs have great potential to realize ultra-low power consumption and highefficient switching even for sub-3 nm technology node [11]. Therefore, JL-FETs with NC effect are considered as a promising candidate for fabricating next generation advanced CMOS devices in lower power application.

However, random dopant fluctuation (RDF) as one of the most concerned variation sources for ultra-small semiconductor devices with further scaling has shown that its impact on the JL-FETs is more serious than the IM counterparts due to the heavy doping of dopant atoms [12-14]. Investigation also reports that JL-FETs are more sensitive to RDF than IM-FETs in baseline doping levels in silicon-bulk channel [15]. In rencent years, many novel junctionless architectures have been published in reputed journals, like Nanowire junctionless FETs and Nano tube junctionless FETs [16-17]. Therefore, electrical properties variability of conventional JL-FETs induced by RDF is going to be a worthwhile concern when the device scales to the nanometer region with the total number of dopant atoms increasingly discretized.

Several works have demonstrated that the NC effect can improve the performance of RDF-induced variability for conventional IM-FETs as well as planar NCFETbased CMOS circuits [18-20]. However, the NC effect on RDF-induced variations in JL triple-gate fin-type FET (JL-FinFET) has not been understood profoundly yet. Therefore, we have focused on the deficiency for JL-FinFET with NC effect in this work. In addition, the impact of doped HfO2 as different FE layer thickness on NC JL-FinFETs has been investigated in detail.

# 2 Negative capacitance and device structure

In recent years, ferroelectric materials have gained a lot of attention in the field of semiconductors. It was the first time that Sayeef Salahuddin and Supriyo Datta [21] adopted the NC effect of FE layers stacked on the gate of IM-FET, which had the ability to break the fundamental lower limit of 60 mV/decade SS to reduce the power dissipation. Many experiments in NC effect have proved that it can achieve the Sub-60mV/dec SS and lower the power [22-23]. In this study, the structure of the FE stacked around the gate-oxide layer is depicted in Figure .1 (a). The NC and the internal gate capacitance of the body can be considered as the following equivalent circuit depicted in Figure .1 (b). The device parameters are listed in Table 1. Incorporating the Landau-Khalatnikov (L-K) theory of NC effect in FE materials with the JL-FinFET structure constitutes the NCJL-FinFET [24]. The dynamic of NC can be expressed using the L-K equation as shown in Eq. 1:

$$E = 2\alpha P + 4\beta P^{3} + 6\gamma P^{5} + \rho \frac{dP}{dt}$$
(1)

where  $\alpha$ ,  $\beta$  and  $\gamma$  are intrinsic parameters for FE materials, and  $\rho$  is a constant viscosity parameter which relies on the amplitude of the applied voltage. The voltage across the FE capacitor ( $V_{FE} = V_{GS} - V_{IN}$ ) versus charge can be computed using the L-K equation:

$$V_{FE} = (2\alpha Q + 4\beta Q^3) \times T_{fe}$$
<sup>(2)</sup>

where  $T_{fe}$  represents FE thickness, and Q is the surface charge density.  $\alpha$  and  $\beta$  are Landau coefficients related to L-K equations and can be calculated by adapting the FE Q-VFE characteristics to obtain the existing values of remnant polarization  $P_r$  and coercive field  $E_c$ . In this study,  $P_r = 5 \ \mu\text{C/cm}^2$  and  $E_c = 1 \ \text{MV/cm}$  were adopted in the HfO2-based FE material [25]. Based on this, we obtained  $\alpha = -\frac{3\sqrt{3}}{4} \times \frac{E_C}{P_r}$ ,  $\beta = \frac{3\sqrt{3}}{8} \times \frac{E_c}{P_r^3}$  and  $\gamma = 0$ [26].  $C_{FE}$  is the FE capacitance and is defined by  $dQ/dV_{FE}$ . From Eq. (2),  $C_{FE}$  can be expressed as,

$$C_{FE}^{-1} = (2\alpha + 12\beta Q^2) \times T_{fe}$$
 (3)

The total gate capacitance  $\mathsf{C}_{_{\mathsf{T}}}$  for NC-JL-FinFET can be obtained by:

$$C_T^{-1} = C_{FE}^{-1} + C_S^{-1} \tag{4}$$

The equation of the inner gate voltage  $V_{IN}$  and Ferroelectric capacitance can be expressed by:

$$V_{IN} = \frac{|C_{FE}|}{|C_{FE}| - C_{S}} V_{GS}$$
(5)

The increased total gate capacitance was derived by the NC effect of the FE layer stacked around the gate, which amplifies the internal voltage.

| Device Parameters     | Value                               |  |  |
|-----------------------|-------------------------------------|--|--|
| Fin Width             | 5 nm                                |  |  |
| Fin Height            | 15 nm                               |  |  |
| Gate Length           | 20 nm                               |  |  |
| Oxide Layer thickness | 0.9 nm                              |  |  |
| Spacer Thickness      | 5 nm                                |  |  |
| Source/Drain Length   | 15 nm                               |  |  |
| Channel Length        | 30 nm                               |  |  |
| Doping Concentration  | $1.0e^{18}cm^{-3}-1.0e^{20}cm^{-3}$ |  |  |



**Figure 1:** (a) Overall view and (b) lateral view of JL-Fin-FET.

# 3 Simulation scheme for RDF effect

To explore three-dimensional (3D) RDF effect on multiple thicknesses of the FE layer stacked around the gate of JL-FinFET, we utilized Sentaurus TCAD toolset, which

contains 3D quantum correction (QC) drift-diffusion and QC Monte Carlo (MC) transport models, was employed for accurate mesh description [27]. The doping profile of the n-type NCJL-FinFET is depicted in Figure 2. We can see that the randomization of the arsenic atoms in the silicon-channel has been accomplished by built-in Sano method. The effect of randomization was supported by charge density theory. The doping profile was created using the following equation [28]:

$$\rho(r) = qk_c^3[\sin(k_c r) - k_c r \cos(k_c r)] / [2\pi^2(k_c r)^3] \quad (6)$$

where  $k_C \approx 2n_{\text{D/A}}^{^{U3}}$  is the screening factor, and r is the radial distance from the center of the atoms, the  $n_{\text{D/A}}$  represents the concentration of donors/acceptors. The Sano method adopts the above function to simulate the doping profile in the channel.

During the simulation, the drift diffusion was adopted in carriers' transport model based on the self-consistent solution of the Poisson equation. To prevent the disturbance of unphysical charge trapping and initiate further efforts to specify the nano-scale electronic devices with the short channel effect [29], the quantum mechanical effect was considered during the simulation of the NCJL-FinFET. The mobility model was incorporated with the high-field saturation and Shockley Read Hall physical model to accomplish the recombination and generation [30]. As a consequence of the time consumption of each randomization device, 200 randomization samples comprising varying doping profiles were reproduced. Subsequently, the overall statistical results of the RDF-induced variations in NCJL-FinFET were reproduced by the simulator.



**Figure 2:** Randomized doping profile and structure of the n-type NCJL-FinFET.

## 4 Results and discussion

Figures .3(a)–(d) compare the ID-VG transfer characteristics of JL-FinFET without ( $T_{fe}$ =0 nm) and with ( $T_{fe}$  = 1, 2, 3 nm) NC effect (NCJL-FinFET) in uneven doping concentration levels at a drain biased voltage of 0.7 V. The normalized ID-VG curve was compared and calibrated with other published work. It can be observed that the OFF-state current ( $I_{off}$ ) obviously decreases and ONstate current  $(I_{on})$  slightly increases with the increase of the FE layer thickness. Due to the NC effect, the transport of the carriers in the silicon-bulk channel at low drain voltage  $(V_{DS})$  was strongly controlled by the longitudinal electric field of gate voltage (V<sub>GS</sub>) which is subject to the hysteresis in the NC region. In addition, it can be seen that the curve dispersion of randomly reproduced samples is gradually suppressed with the increment of the FE layer thickness; meanwhile the slop of the ID-VG curves gets slightly steeper. It can be computed that the switching current ratio  $(I_{switch} = I_{on})$ I\_\_\_\_) of the devices raises two orders of magnitude and becomes 400 times larger than that of regular JL-Fin-FETs. The I<sub>switch</sub> can reach to 4.408e10 at  $T_{fe}$  = 3 nm. The huge I<sub>switch</sub> contributes by the NC effect of the FE layer. However, for the standard deviation of  $I_{switch}$  ( $\delta I_{switch}$ ), it represents the monotonic trends due to the OFF-state current being more vulnerable to the influence of the discrete dopant atoms. Therefore, JL-FinFETs with the NC effect exhibit more tolerance toward the transfer characteristics fluctuation induced by the RDF.



**Figure 3:** (a)–(d) ID-VG transfer characteristics of NCJL-FinFET with different thicknesses of ferroelectric layers

Figure .4(a) depicts the means of the threshold voltage  $(V_T)$  and subthreshold swing (SS) at a drain bias voltage of 0.7 V. We could observe that SS gradually decreases and VT gradually increases at  $T_{fe}$  less than 3 nm. However, an inflection point emerges in the curve when  $T_{fe}$  is approximately 3–4 nm. The appearance of turning point with an increasing Tfe attributes to the capacitance matching circumstance. Extremely thick FE layer

leads to the capacitance mismatch effect because C<sub>FE</sub> was derived by  $2P_r/3\sqrt{3}E_cT_{fe}$  [31]. The perpendicular center-symmetry profile of the channel near the drain is gradually depleted over subthreshold region, which is modulated by the internal gate voltage. In addition, the threshold voltage requirement decreased at a certain range ( $T_{f_{e}}$  = approximately 3–4 nm) due to the modulation of the perpendicular channel depletion. It can be concluded that  $V_{\tau}$  (extracted gate voltage at Id = 0.1  $\mu$ A/ $\mu$ m) totally shifted towards the right in the coordinate system and its degree of dispersion became smaller. According to Figure .4 b, the  $V_{T_1}$  (extracted gate voltage from the corresponding to the maximum slope) was positively correlated with  $V_{T}$  and  $V_{T1}$ increased rapidly because SS became steeper with an increase in the T<sub>fe</sub>. Totally, the NC effect actually moderated the RDF-induced variations to the threshold voltage, and the performance of NC-JL-FinFET improved when compared to the regular JL-FinFET counterpart.



**Figure 4:** (a) Variation of threshold voltage with the thickness of ferroelectric layer and (b) The shift trend and dispersion between V<sub>T</sub> (is extracted gate voltage at  $Id = 0.1 \ \mu A/\mu m$ ) and V<sub>T1</sub> (is extracted gate voltage from corresponding to the maximum slope) induced by the random doping in the 3D silicon-bulk channel of NCJL-FinFET.

Figures .5 (a)–(d) describe the expected normal value of the ON-state current and the simulation value of the

actual device model. Each simulation was performed at different particle concentrations, which was modeled via the actual manufacturing process in the TCAD tools flow. It is shown that the average ON-state current is increased from 12.4µA to 12.9µA. The average ON-state current is increased by 4.03% and the standard deviation of  $I_{on}$  ( $\delta I_{on}$ ) is decreased to 7.08%. We could observe that the ON-state current fluctuation caused by the RDF upon the silicon-bulk channel was controlled by the NC effect. With an increase in the FE thickness, the expected values of the ON-state current became less than the actual values. This indicated that the ON-state performance improvement owed to the silicon-bulk channel and the drain/source region did not have the steep mutation particle species boundary. Compared to the JL-FinFET, its counterparts with the NC effect exhibited more immunity toward the impact of RDF in the saturation region.



**Figure 5:** (a)–(d) Expected normal value of the ONstate current  $(I_{on})$  and simulated value of the actual device model

The histogram of  $V_{\tau}$  distribution for each FE layer thickness at the drain biased voltage of 0.7 V is exhibited in Figures .6(a)–(d). The total dispersion of  $V_{\tau}$  presents a linear gaussian distribution. It can be observed that the fluctuation of  $V_{\tau}$  in the device with NC effect is to a small extent. As the FE thickness increases, the threshold voltage is least affected by RDF. The increase in the

threshold voltage ensures the stability of the electrical characteristics of the device in the cut-off region because achieving full depletion would be easier if the gate control is enhanced.

In Table 2, it can be observed that mean value of SS among the random samples decreases slightly as the  $T_{in}$ increases. Although the standard deviation of SS ( $\delta$ SS) is reduced, it did not exhibit a nonmonotonic trend all the time. The non-monotonic behavior of the impact of RDF on I<sub>on</sub> originated from its strong attachment on the matching between FE capacitance and the internal silicon-bulk capacitance [32]. The OFF-state current (I<sub>off</sub>) of the NCJL-FinFET gradually decreased by two orders of magnitude. Although the fluctuation in OFF-state leakage and threshold voltage were weakened compared to JL-FinFETs, the OFF-state current was actually more sensitive to the RDF in the silicon-bulk channel when compared to the IM transistors. Consequently, we found a monotonic suppression of I<sub>off</sub> fluctuation with an increase in the  $T_{fa}$ 



**Figure .6:** (a)–(d) Histogram of  $V_T$  distribution for each ferroelectric layer thickness (1, 2, 3 nm) and the baseline JL-FinFET at the biased drain voltage of 0.7 V

## 5 Conclusions

In this study, we investigated the impact of RDF on the conventional JL-FinFETs with NC effect. Through the

**Table 2:** Summary of statistical moments of the distribution of SS and loff at biased drain voltage of 0.7 V among the NC-JL-FinFET with different  $T_{fe}$ .

| Tfe(nm) | SS(mV/dec) | δSS     | δSS/SS | loff(A)   | δloff (A) | δloff/loff |
|---------|------------|---------|--------|-----------|-----------|------------|
| 0       | 62.49      | 0.80626 | 1.29%  | 1.040e-10 | 1.881e-10 | 1.809      |
| 1       | 59.01      | 0.49307 | 0.84%  | 9.525e-12 | 1.670e-11 | 1.753      |
| 2       | 56.21      | 0.70523 | 1.23%  | 5.229e-13 | 8.308e-13 | 1.588      |
| 3       | 54.43      | 1.39964 | 2.57%  | 8.104e-14 | 1.154e-13 | 1.423      |

TCAD simulation, it can be concluded that the NCJL-FinFETs are more resilient toward the RDF-induced threshold voltage and OFF-state current variability. The significance of the resilience of the device counters against the total variability increases with respect to the increase in the thickness of the FE layer. Threshold voltage and subthreshold swing were not completely linear with the FE layer thickness related to the interaction between the capacitance mismatch effect and junctionless bulk-channel modulation. The leakage current of NCJL-FinFETs in the cut-off region were considerably smaller than that of JL-FinFETs. The increment of ON-state current was not evident in NCJL-FinFETs but also shows upward trend. The subthreshold swing decreased to 54.43 mV/dec, though no improvement was evident on this variation. On the whole, we have shown that there can be suppression of RDF-induced variability and performance enhancement of JL-Fin-FETs with NC effect, which also depends on the applied bias voltage and FE layer thickness.

# 6 Acknowledgments

This work is supported by Zhejiang Provincial Natural Science Foundation of China (Grant No. LY22F040005), and National Natural Science Foundation of China (Grant No. 62071160).

# 7 Conflict of interest

The authors declare no conflict of interest. The founding sponsors had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript, and in the decision to publish the results.

## 8 References

- 1. W. Shockley, "The theory of p-n junctions in the semiconductors and p-n junction transistors." *Bell Labs Tech.J.*, vol. 28, no. 3, pp. 435–489, 1949. https://doi.org/10.1002/j.15387305.1949.tb03645.x
- B. P. Algul, K. Uchida, "Optimization of Source/ Drain Doping Level of Carbon Nanotube Field-Effect Transistors to Suppress OFF-State Leakage Current while Keeping Ideal ON-State Current." Jpn.J.Appl.Phys., vol. 51, no. 6, pp. 823-843, 2012. https://doi.org/10.1143/JJAP.51.06FD27\_
- C. Lee, A. Afzalian, N. D. Akhavan, R. Yan, L. Ferain and J. Colinge, "Junctionless multigate field-effect transistor." *Appl. Phys. Lett.*, Vol. 94, no. 5, pp. 053511, 2009. https://doi.org/10.1063/1.3079411

- 4. S. Migita, Y. Morita, M. Masahara, H. Ota, "Fabrication and Demonstration of 3-nm-Channel-Length Junctionless Field-Effect Transistors on Silicon-on-Insulator Substrates Using Anisotropic Wet Etching and Lateral Diffusion of Dopants." *Jpn. J. Appl. Phys.*, vol. 52, no. 4, pp. CA01-1-CA01-5, 2013. https://doi.org/10.7567/JJAP.52.04CA01
- A. K. Jain, M. J. Kumar, "Sub-10 nm Scalability of Junctionless FETs using a Ground Plane in High-K BOX: A Simulation Study." *IEEE Access.*, vol. 8, no. 137, pp. 540-548, 2020.

https://doi.org/10.1109/ACCESS.2020.3012579

- J. Kim, J. W. Han, M. Meyyappan, "Reduction of Variability in Junctionless and Inversion-Mode FinFETs by Stringer Gate Structure." *IEEE Trans. Electron Devices.*, vol. 65, no. 2, pp. 470-475, 2018. <u>https://doi.org/10.1109/TED.2017.2786238</u>
- C. Lee, A. N. Nazarov, I. Ferain, N. D. Akhavan, R. Yan, L. Ferain and J. Colinge, "Low subthreshold slope in junctionless multigate transistors." *Appl. Phys. Lett.*, vol. 96, no. 10, pp. 102106, 2010. <u>https://doi.org/10.1063/1.3358131</u>
- K. S. Li, P. G. Chen, T. Y. Lai, C. G. Lin, C. Hu, "Sub-60mV-swing negative-capacitance FinFET without hysteresis." In 2015 IEEE International Electron Devices Meeting (IEDM), 2015. <u>https://doi.org/10.1109/IEDM.2015.7409760</u>
- T. Yu, W. Lü, Z. Zhao, P. Si and K. Zhang, "Effect of different capacitance matching on negative capacitance FDSOI transistors." *Microelectron. J*, vol. 98, pp. 104730, 2020. <u>https://doi.org/10.1016/j.mejo.2020.104730</u>

 H. Ota, S. Migita, J. Hattori, K. Fukuda, A. Toriumi, "Material and device engineering in fully depleted silicon-on-insulator transistors to realize a steep subthreshold swing using negative capacitance." *Jpn.j.appl.phys.*, vol. 55, no. 852, 2016. <u>https://doi.org/10.7567/JJAP.55.08PD01</u>

11. N. M. Hossain, S. Quader, A. B. Siddik and M. I. B. Chowdhury, "TCAD based performance analysis of junctionless cylindrical double gate all around FET up to 5nm technology node." in 20th International Conference of Computer and Information Technology (ICCIT), 2017. https://doi.org/10.1109/iccitechn.2017.8281858

 C. Shin, J. K. Kim, G. S. Kim, "Random Dopant Fluctuation-Induced Threshold Voltage Variation-Immune Ge FinFET with Metal-Interlayer-Semiconductor Source/Drain." *IEEE Trans. Electron Devices.*, vol. 63, no. 11, pp. 4167-4172, 2016.

https://doi.org/ 10.1109/TED.2016.2606511

- G. Leung, C. O. Chui, "Variability Impact of Random Dopant Fluctuation on Nanoscale Junctionless FinFETs." *IEEE Trans. Electron Devices.*, vol. 33, no. 6 pp. 767-769, 2012. <u>https://doi.org/10.1109/LED.2012.2191931</u>
- 14. G. Ghibaudo, "Evaluation of variability performance of junctionless and conventional Trigate transistors." *Solid-State Electron*, vol. 75 pp. 13-15, 2012. <u>https://doi.org/ 10.1016/j.sse.2012.04.040</u>

- 15. J. Kim, J. W. Han, M. Meyyappan, "Reduction of Variability in Junctionless and Inversion-Mode FinFETs by Stringer Gate Structure." *IEEE Trans. Electron Devices*, vol. 65, no. 2, pp. 470-475, 2018. <u>https://doi.org/10.1109/TED.2017.2786238</u>
- A. K. Jain, A. Singha. "Sub-10-nm Scalability of Emerging Nanowire Junctionless FETs Using a Schottky Metallic Core" *IEEE J. Electron Devices Mat.*, vol. 50, no. 3, pp. 1110-1117, 2021. https://doi.org/10.1007/s11664-020-08638-1.
- A. K. Jain, J. Singh, M. J. Kumar. "Investigation of the scalability of emerging nanotube junctionless fets using an intrinsic pocket" *IEEE J. Electron Devices Soc.*, vol.7, no.2 pp.888-896, 2019 <u>https://doi.org/10.1109/JEDS.2019.2935319</u>
- L.Y. Chen, Y.F. Hsieh, K. H. Kao, "Undoped and Doped Junctionless FETs: Source/Drain Contacts and Immunity to Random Dopant Fluctuation." *IEEE Electron Device Lett.*, vol. 38, no. 6, pp.708-711, 2017. <u>https://doi.org/10.1109/LED.2017.2690993</u>
- K. Zhang, W. Lü, P. Si, Z. Zhao T. Yu, "Performance improvement of timing and power variations due to random dopant fluctuation in negative-capacitance CMOS inverters." *IET Circ. Devices Syst.*, vol. 14, no. 6, pp. 908-914, 2020. https://doi.org/10.1049/iet-cds.2020.0101\_
- S. Wang, G. Leung, A. Pan, C. O. Chui, "Evaluation of Digital Circuit-Level Variability in Inversion-Mode and Junctionless FinFET Technologies." *IEEE Trans. Electron Devices*, vol. 60, no. 7, pp. 2186-2193, 2013.

https://doi.org/10.1109/TED.2013.2264937

- 21. S. Salahuddin, S. Datta, "Use of negative capacitance to provide voltage amplification for low power nanoscale devices." *Nano Lett.*, Vol. 8, no. 2, pp. 405-410, 2008. <u>https://doi.org/10.1021/nl071804g</u>
- Z. Krivokapic, U. Rana, R. Galatage, A. Razavieh, S. Banna, "14nm Ferroelectric FinFET technology with steep subthreshold slope for ultra low power applications." in *IEEE International Electron Devices Meeting (IEDM)* 2017. https://doi.org/10.1109/IEDM.2017.8268393

Daewoong, Kwon, Korok, "Improved Subthreshold Swing and Short Channel Effect in FDSOI n-Channel Negative Capacitance Field Effect Transistors.", *IEEE Electron Device Lett.* Vol. 39, no. 2, pp. 300-303, 2017.

https://doi.org/10.1109/LED.2017.2787063

 C. Jiang, R. Liang, W. Jing, J. Xu, "Analytical drain current model for long-channel double-gate negative capacitance junctionless transistors using Landau theory." In *IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC'16)*, 2016. <u>https://doi.org/10.1109/EDSSC.2016.7785204.</u>

 M. H. Park, Y. H. Lee, H. J. Kim, Y. J. Kim, T. Moon, K. D. Kim, J. Müller, A. Kersch, U. Schroeder, T. Mikolajick and C. S. Hwang, "Ferroelectricity and Antiferroelectricity of Doped Thin HfO2-Based Films." *Adv. Mater*, vol. 27, no. 11, pp. 1811-1831, 2015. https://doi.org/10.1002/chin.201521244

- C. W. Yeung, A. I. Khan, S. Salahuddin and C. Hu, "Device design considerations for ultra-thin body non-hysteretic negative capacitance FETs." in *Third Berkeley Symposium on Energy Efficient Electronic Systems (E3S)*, 2013. https://doi.org/10.1109/E3S.2013.6705876
- N. Sano, K. Matsuzawa, M. Mukai, "On discrete random dopant modeling in drift-diffusion simulations: physical meaning of 'atomistic' dopants." *Microelectron. Reliab.*, vol. 43, no.2 pp. 189-199, 2002. https://doi.org/10.1016/S0026-2714(01)00138-X
- 28. Sentaurus Device User Guide; Synopsys, Inc.: Mountain View, CA, USA, 2018
- K. Nayak, S. Agarwal, M. Bajaj, K. V. R. M. Murali, V. R. Rao, "Random Dopant Fluctuation Induced Variability in Undoped Channel Si Gate all Around Nanowire n-MOSFET" *IEEE Trans. Electron Devices*, vol. 62, no. 2, pp.685-688, 2015. <u>https://doi.org/10.1109/TED.2014.2383352</u>
- H. Carrillo-Nunez, M. M. Mirza, D. J. Paul, D. A. Maclaren, V. P. Georgiev, "Impact of Randomly Distributed Dopants on Ω-Gate Junctionless Silicon Nanowire Transistors" *IEEE Trans. Electron Devices*, vol. 65, no. 5, pp. 1692-1698, 2018. https://doi.org/10.1109/TED.2018.2817919
- C. I. Lin, K. A. Islam, S. Salahuddin and C. Hu, "Effects of the Variation of Ferroelectric properties on Negative Capacitance FET Characteristics" *IEEE Trans. Electron Devices*, vol.63, no. 5, pp. 2197-2199, 2016.

https://doi.org/10.1109/TED.2016.2514783

 M. Kao, Y. Lin, H. Agarwal, Y. Liao, P. Kushwaha, A. Dasgupta, S. Salahuddin and C. Hu, "Optimization of NCFET by Matching Dielectric and Ferroelectric Nonuniformly Along the Channel." *IEEE Electron Device Lett*, vol. 40, no. 5, pp. 822-825, 2019. <u>https://doi.org/10.1109/LED.2019.2906314</u>

(i) CC

Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 24. 05. 2021 Accepted: 12. 11. 2021

https://doi.org/10.33180/InfMIDEM2021.406

Informacije (MIDEM

Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 261–266

# Horizontal Crack Induced Vertical Crack Formation in Epoxy Mold Compound for Electronic Packaging

Syed Mohamad Mardzukey Syed Mohamed Zain<sup>1,2</sup>, Azman Jalar<sup>2,3</sup>, Maria Abu Bakar<sup>2</sup>, Fakhrozi Che Ani<sup>1</sup> and Mohamad Riduwan Ramli<sup>1</sup>

<sup>1</sup>Western Digital® <sup>1</sup>SanDisk Storage Malaysia Sdn.Bhd. <sup>1</sup>Plot 301A, Persiaran Cassia Selatan 1, Taman Perindustrian Batu Kawan,

<sup>1</sup>MK13, Batu Kawan, Seberang Perai Selatan, Penang, Malaysia

<sup>2</sup>Institute of Microengineering and Nanoelectronics, University Kebangsaan Malaysia, Bangi, Selangor

<sup>3</sup>Department of Applied Physics, Faculty of Science and Technology, University Kebangsaan Malaysia, Bangi, Selangor

**Abstract:** Epoxy mold compound (EMC) has been widely applied as the packaging material in the electronic industry. It is due to the unique property of EMC such as high temperature stability, low coefficient of thermal expansion (CTE), excellent electrical properties and manufacturability. Despite of superior properties of EMC, several failures have been reported regarding on the electronic packaging application such as crack on the body (EMC). Most of the research reported that the crack defect was originated from the moisture absorption. This research is intended to examine the phenomenon and effect of moisture absorption on the vertical and horizontal crack formation. A comparison between control and conditioned sample was studied where the conditioned sample was subjected to humidity chamber according to the Moisture Sensitivity Level 3 (MSL3) requirement. Horizontal crack occurrence was observed at the interface EMC. While vertical crack occurrence. Thus, controlling moisture absorption pathway might minimize horizontal crack and prohibit vertical crack occurrence.

Keywords: BGA component; Epoxy Mold Compound; Horizontal Crack; Moisture Crack; Moisture Sensitivity Level 3; Vertical Crack

# Formacija vertikalnih razpok zaradi horizontalne razpoke v epoksi zmesi za elektronsko embalažo

**Izvleček:** Epoksi zmes (EMC) se pogosto uporablja kot embalažni material v elektronski industriji. To je posledica edinstvenih lastnosti EMC, kot so visoka temperaturna stabilnost, nizek koeficient toplotne razteznosti (CTE), odlične električne lastnosti in možnost izdelave. Kljub odličnim lastnostim EMC je bilo zabeleženih več napak pri uporabi v obliki razpok. Večina raziskav je poročala o nastanku razpok zaradi absorpcije vlage. Namen te raziskave je preučiti pojav in vpliv absorpcije vlage na nastanek vertikalnih in horizontalnih razpok. Raziskana je bila primerjava med kontrolnim in testnim vzorcem, pri čemer je bil testni vzorec izpostavljen vlažni komori v skladu z zahtevami tretjega nivoja občutljivosti na vlago (MSL3). Na površini EMC je bil opažen nastanek vodoravnih razpok. Pojav navpičnih razpok je bil povezan z vodoravnimi razpokami. Nadaljnja analiza je pokazala, da je pojav horizontalno-talnih razpok povzročil vertikalne razpoke. Z nadzorom poti absorpcije vlage bi lahko zmanjšali vodoravno razpoko in s tem preprečili nastanek vertikalnih razpok.

Ključne besede: BGA zmes; Epoksi zmes; horizontalne razpoke; vertikalne razpoke; razpoka zaradi vlage; nivo občutljivosti vlage 3

\* Corresponding Author's e-mail: azmn@ukm.edu.my

How to cite:

S. M. M. S. M. Zain et al., "Horizontal Crack Induced Vertical Crack Formation in Epoxy Mold Compound for Electronic Packaging", Inf. Midem-J. Microelectron. Electron. Compon. Mater., Vol. 51, No. 4(2021), pp. 261–266

# 1 Introduction

Epoxy mold compound (EMC) is widely used as encapsulation materials in electronic packaging industry due to their excellent electrical properties and manufacturability. However, the reliability of EMC is a concern due to its hygroscopic in nature and has a high tendency to absorb moisture from the surrounding. At high temperature especially during the reflow process in the solder mount assembly (SMA), the absorbed moisture is rapidly vaporized and tend to exhibit 'pop-corning' issue [1]-[3].

The reflow soldering process is the most widely used method of attaching surface mount components to the printed circuit boards (PCBs) by first pre-heating the components, PCB and solder paste then re-melting the solder [4]-[8]. The temperature profile range during the reflow process is around 220 - 250 °C. The crack can be observed at high temperatures during the reflow process if the concentration of moisture within the EMC exceeds the critical value which occurs as an interfacial delamination. Several literatures have reported the crack between the mold compound and the substrate during solder reflow for various die sizes and molding compound thickness [9]-[12].

According to Groothuis, higher content of moisture may be absorbed in high glass transition temperature (Tq) material and ultimately contribute to explosive force during sudden heat [1]. The moisture that presents in the mold compound will vaporize during high temperature and stress the package. This stress induces the package to crack, which causes delamination between the mold compound and lead frame or die. In order to avoid an occurrence of this defect, the package can be baked before assembly to remove the moisture [2]. Lau reported that the crack exists at the early stage of reflow and not at the peak temperature of solder reflow. The initiation of the crack begins at the die corner due to the high stress concentrated. The baking condition for 24 h at 125 °C is considerably insufficient to bake out the whole absorbed moisture [3]. Most of the research on the crack formation of EMC was focused on investigating the moisture absorption, vaporization, and delamination deformation (loss of adhesion).

A comparison between relative humidity (RH) treated sample and without RH treated sample was studied where the RH treated sample was subjected to humidity chamber according to the Moisture Sensitivity Level 3 (MSL3) requirement. Ball grid array (BGA) component encapsulated with the EMC was used as the sample to investigate the orientation effect of the crack. Vertical and horizontal crack were observed and analyzed after running through the reflow process to understand crack formation inside EMC.

# 2 Materials and methods

EMC encapsulation components were used as the test samples with the size of 17x17x0.8 mm (WxLxt). The solder joint of the component was BGA and was mounted on the PCB. The EMC used was a commercially grade of electronic packaging. The EMC BGA component were subjected to the humidity chamber. The parameters of the chamber were set at 30 °C, 60 % RH for 168 h (Level 3-Moisture Soak Requirement) [13]. The weight of the component was measured using weight balance instrument (AND HR-250AZ) after humidity test. Subsequently, the samples were run through the manufacturing reflow oven (Pyramax150 12Z) using the actual reflow thermal profile with the maximum temperature of 250 °C. Comparatively, the normal EMC component without subjected into the humidity chamber were run through the oven together with the test samples.

The failure analysis was then performed on both samples. Prior to the analysis, the sample was i cold mounted using epoxy resin. About 50 mL resin was mixed with 8 mL hardener and was left at the ambient condition for 12 h to allow curing. Silicon carbide (SiC) grinding paper was used for mechanically grinding the component with the grit size of 180, 240, 600, 800 and 1200 sequentially. The final polishing was performed with alumina (Al<sub>2</sub>O<sub>3</sub>) powder (0.3  $\mu$ m and 1  $\mu$ m). The optical images were evaluated using ultra-high precision digital microscope (VHX-7000 Series) from Keyence. The samples were coated using platinum prior to Field Emission Scanning Electron Microscope (FESEM) analysis to minimize sample charging. The FESEM was performed on the Hitachi SU-8030 to analyze the horizontal and vertical crack. Meanwhile, the close-up observation of the EMC on top view and side view were captured from the cross-section analysis. The size and shape of the solder balls was investigated by GE Phoenix Microme 2D X-ray.

# 3 Results and discussion

### 3.1 RH moisture test

The weight of the component increased with increasing RH storage. The component weight gain from RH test was then analyzed according to percentage of moisture absorption as shown in Fig. 1. Apparently, the moisture content of the components increased linearly with time. This behavior indicated that EMC use this study was able to absorb moisture as typical hermetic package from the epoxy based polymeric material.



**Figure 1:** The moisture absorption of the samples at conditioning setting of 30°C/60%RH/168 h

### 3.2 Crack occurrence time frame

Figure 2a shows the micrograph of different size and location of solder ball from x-ray testing after reflow soldering process. The solder ball size was larger at the edge location and smaller at the middle location of the BGA. This condition might be contributed from uneven stress distribution throughout the component. From Fig. 2b, the solder ball at the middle showed slightly elongated than that of the edge. Interestingly, Fig. 2b also showed that vertical crack in the EMC appeared at the middle of the component. The elongation of the



**Figure 2:** Micrograph of: (a) different size and location of solder ball from X-ray testing after reflow soldering process and (b) side view image of solder ball at the middle showing slightly elongated than that of the edge location

solder ball at the middle suggested that the time frame of the crack occurred during reflow process. During the reflow time, the high temperature induced the formation of crack and simultaneously, the BGA were remelted. As a result, the solidified solder ball preserved the warping condition of the component.

The warping condition of the component could be clearly seen in Fig 3 that signified the different ball shape pattern along the BGA component and its enlargement of the chosen solder ball. The locations of A, D and E were the solder ball at the edge while B and C w at the middle of the component. The balls at the A, D and E showed a compressed shape, meanwhile the B and C indicated an elongated shape with different sizes and shapes of the solder balls array in Fig 3 were corroborated further the evidence of the crack occurrence during the reflow process at high temperatures.



**Figure 3:** Cross-section of different solder ball shape along the BGA component the enlargementimages represented the compress and elongation solder balls condition

### 3.3 Vertical and horizontal cracks

Figure 4a and 4b show crack occurrence of the sample that was subjected to the RH testing at 30 °C/60%RH/168 h. Fig 4a shows horizontal crack on the EMC surface in the form of small line at the middle of the component. Whereas Fig 4b shows a side view image of the component with an indication of vertical crack at the middle. It was observed that the vertical crack was perpendicular to the line crack as shown in Fig 4b.

The formation of the crack was attributed to the 'popcorning' from the moisture absorption of the EMC [1]-[3], [11-12], [15]. During the reflow process, the temperature was raised above the glass transition temperature (Tg) of the EMC (ranging from 110 °C to 120 °C) to a temperature of approximately 220 °C or more with the heating rate of 2° c/sec, which was required to melt the solder. At high reflow temperature, the existing moisture inside the conditioned sample vaporized into a steam. The stresses due to the thermal mismatch between the molding compound and the adhering materials led to the interfacial de-adhesion and followed by package cracking due to the steam pressure and hygroscopic swelling [15], [16]. This thermal stress and steam pressure cause the package to crack and resulted in a delamination between the mold compound and the lead frame or die [2].



**Figure 4:** (a,b) Crack observed on RH treated sample and (c,d) no crack observed on non-RH treated sample



**Figure 5:** The SEM images of (a) top-down grinding of without RH treated sample (b) top-down grinding of RH treated sample (c) enlarged view of passive component of without RH treated sample and (d) enlarged view of passive component of RH treated sample

To have further understanding on the horizontal crack, the sample was ground from top until reaching the passive components. The path of the crack appearance was clearly observed alongside the passive component as shown in Fig 5b for the RH treated sample but not on the RH non-treated sample (Fig. 5a). Interestingly, Fig. 5d signified the abnormal existence of the solder at the terminal of the passive component (localized) alongside the crack line. It was highly anticipated that the existence of the micro-void at the passive component terminal led to this phenomenon. During the reflow process of the BGA component, the solder material of the passive component was re-melted for the second time and seeped through this micro-void pocket.

Furthermore, the existence of the micro-voids increased the tendency of the EMC to absorb moisture through non-Fickian diffusion [17]. The non-Fickian diffusion behavior was suggested due to the complex nature of the hygrothermal behavior of the polymer network. The moisture uptake may initially exhibit relatively rapid with constant diffusivity but can eventually slow down due to the variable diffusivity. The microvoids would be a place where the moisture could be concentrated in the EMC. At the high temperature, the volatized concentrated moisture along the component might escape from the EMC rapidly and thus created the horizontal crack line.

Fig. 6 shows the schematic illustration to describe vertical crack phenomena in EMC whereby moisture ingression route originated from the edge of both side component. Fig. 6a shows that during RH testing, the moisture was moving in from both edge of the BGA component and trapped at the middle of BGA component. While Fig 6b illustrates a formation of crack during the reflow process. In general, reflow process involves high temperature, and the concentrated moisture trap induces high pressure at the middle of the BGA component. Then the moisture trap at the middle was vaporized to accommodate pressure distribution thus the resulted in a formation of vertical crack.



**Figure 6:** Schematic illustration to describe crack phenomena, (A) moisture ingression route and trap at the middle, (B) moisture tend to find possible route to accommodate pressure distribution

## 4 Conclusions

This current study successfully investigated the crack occurrence in term of horizontal crack and vertical crack. The horizontal crack appeared in the initial state that was due to moisture ingression route along with the substrate from both edge and trap at the middle. Subsequently, the moisture moved up vertically, thus inducing the vertical crack formation, perpendicular to the substrate. The vertical crack was apparently signified from side view of the EMC BGA component.

# 5 Acknowledgments

The authors would like to acknowledge the financial support provided by Western Digital (SanDisk Storage Malaysia Sdn. Bhd.) through a research grant (RR-2020-004) and collaboration activities with Universiti Kebangsaan Malaysia (UKM). Authors would like to thank Western Digital Batu Kawan's core investigative team for their technical support in collecting relevant data and findings for this article.

# 6 Conflict of interest

The authors declare no conflict of interest for this paper.

# 7 References

- S. K. Groothuis, K. G. Heinen and L. Rimpillo, "Effects of mold compound material properties on solder reflow package cracking," Proceed. 1995 IEEE Int. Rel. Phy. Symp., pp. 76-84, 1995, https://doi.org/10.1109/RELPHY.1995.513658
- 2. Y. Chen and P. Li, "The "popcorn effect" of plastic encapsulated microelectronic devices and the typical cases study," Int. Conf. Qual. Rel. Risk Maint. Safety Eng., pp. 482-485, 2011, https://doi.org/10.1100/JCOP2MSE.2011.5076658
  - https://doi.org/10.1109/ICQR2MSE.2011.5976658
- J. Lau, R. Chen and C. Chang, "Real-time popcorn analysis of plastic ball grid array packages during solder reflow," 23rd IEEE/CPMT Int. Elect. Manufac. Tech. Symp., (Cat. No.98CH36205), pp. 455-463, 1998,
  - https://doi.org/10.1109/IEMT.1998.731172
- N. Ismail, A. Jalar, M. Abu Bakar, N.S. Safee, W.Y Wan Yusoff, and A. Ismail, "Microstructural evolution and micromechanical properties of SAC305/ CNT/CU solder joint under blast wave condition," Solder. Surf. Mt. Tech., Vol. 33 No. 1, pp. 47-56, 2021,

https://doi.org/10.1108/SSMT-11-2019-0035

 M.S. Rusdi, M.Z. Abdullah, M.H.H. Ishak, et al., "Three-dimensional CFD simulation of the stencil printing performance of solder paste," Int J Adv Manuf Technol, vol .108, pp. 3351–3359, 2020, <u>https://doi.org/10.1007/s00170-020-05636-9</u>  A. Jalar, M.A. Bakar, & R. Ismail, "Temperature Dependence of Elastic–Plastic Properties of Fine-Pitch SAC 0307 Solder Joint Using Nanoindentation Approach," Metall Mater Trans A, vol.51, pp. 1221–1228, 2020, https://doi.org/10.1007/s11661-019-05614-1

W.Y. Wan Yusoff, N. Ismail, N.S. Safee, A. Ismail, A. Jalar, and M. Abu Bakar, "Correlation of micro-structural evolution and hardness properties of 99.0Sn-0.3Ag-0.7Cu (SAC0307) lead-free solder under blast wave condition," Solder Surf Mt Techn, Vol. 31 No. 2, pp. 102-108, 2020,

- https://doi.org/10.1108/SSMT-06-2018-0019
- F. Che Ani, A. Jalar, A.A. Saad, C.Y. Khor, M.A. Abas, Z. Bachok, and N.K. Othman, "Characterization of SAC – x NiO nano-reinforced lead-free solder joint in an ultra-fine package assembly", Solder Surf Mt Tech, Vol. 31 No. 2, pp. 109-124, 2019, <u>https://doi.org/10.1108/SSMT-06-2018-0019</u>
- 9. A. A. Gallo and R. Munamarty, "Popcorning: a failure mechanism in plastic-encapsulated microcircuits," IEEE Trans Rel, vol. 44, no. 3, pp. 362-367, Sept. 1995,

https://doi.org/10.1109/24.406565

 W. L. Yang and D. M. S. Yin, "The effects of epoxy molding compound composition on the warpage and popcorn resistance of PBGA," Proceed 49th Elect Comp Tech Conf (Cat. No.99CH36299), pp. 721-726, 1999,

https://doi.org/10.1109/ECTC.1999.776261

 T. C. Chai, K. C. Chan, E. H. Wong, X. J. Fan and T. B. Lim, "Achieving crack free package through elimination of type II failure," Proceed 49th Elect Comp Tech Conf (Cat. No.99CH36299), pp. 702-707, 1999,

https://doi.org/10.1109/ECTC.1999.776256

- Iok-Tong Chong, D. C. C. Lam and Pin Tong, "Measurement of water evaporation rate from epoxy," Int Symp Elect Mater Packag (EMAP2000) (Cat. No.00EX458), pp. 440-443, 2000, https://doi.org/10.1109/EMAP.2000.904196
- 13. IPC/JEDEC J-STD-033D, Handling, Packing, Shipping and Use of Moisture, Reflow, and Process Sensitive Devices, IPC Standard, April 2018
- 14. R. Sheng, C. Chen, H. Chen and C. Wang, "A novel temporary adhesive for solder ball attachment in fluxless reflow system," 2017 12th Int Microsyst Packag Assemb Circuits Tech Conf (IMPACT), pp. 66-69, 2017,

https://doi.org/10.1109/IMPACT.2017.8255943

 K. Abhishek, S. David, V.N.N. Trilochan Rambhatla, K.S. Suresh, "Effect of temperature and humidity conditioning on copper leadframe/mold compound interfacial delamination," Microelect Rel, Volume 111, pp.113647, 2020, <u>https://doi.org/10.1016/j.microrel.2020.113647</u>  I. Khalilullah et al., "In-situ characterization of moisture absorption and hygroscopic swelling of silicone/phosphor composite film and epoxy mold compound in LED packaging," 18th Int Conf Therm,Mech Multi-Phy Sim Exp Microelect Microsyst (EuroSimE), pp. 1-9, https://doi.org/10.1109/EuroSimE.2017.7926275

 A. Haleh & G. P. Micheal, "Chapter 5 - Encapsulation Defects and Failures," in Encapsulation Technologies for Electronic Applications, 1st ed., A. Haleh & G. P. Micheal, Ed. William Andrew Publishing, 2019, pp. 225-285, https://doi.org/10.1016/B978-0-8155-1576-0.50009-7



Copyright © 2021 by the Authors. This is an open access article distributed under the Creative Com-

mons Attribution (CC BY) License (https://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Arrived: 17. 08. 2021 Accepted: 12. 11. 2021



Journal of Microelectronics, Electronic Components and Materials Vol. 51, No. 4(2021), 267 – 267

# *MIDEM 2022*

# 57<sup>th</sup> INTERNATIONAL CONFERENCE ON MICROELECTRONICS, DEVICES AND MATERIALS WITH THE WORKSHOP ON ENERGY HARVESTING: MATERIALS AND APPLICATIONS

September 14<sup>th</sup> – September 16<sup>th</sup>, 2022 Slovenia

Announcement and Call for Papers

### Chairs:

Prof. Dr. Tadej Rojac Assist. Prof. Dr. Mojca Otoničar

### **IMPORTANT DATES**

Abstract submission deadline: May 1, 2022

> Acceptance notification: June 15, 2022

Full paper submission deadline: July 31, 2022

Invited and accepted papers will be published in the Conference Proceedings.

Detailed and updated information about the MIDEM Conferences, as well as for paper preparation can be found on

http://www.midem-drustvo.si//



### **GENERAL INFORMATION**

The 57<sup>th</sup> International Conference on Microelectronics, Devices and Materials with the Workshop on Energy harvesting: materials and applications continues a successful tradition of the annual international conferences organised by the MIDEM Society, the Society for Microelectronics, Electronic Components and Materials. The conference will be held from **SEPTEMBER 14<sup>th</sup> – 16<sup>th</sup>, 2022**.

### Topics of interest include but are not limited to:

- Energy harvesting: modelling, materials, devices,
- Novel monolithic and hybrid circuit processing techniques,
- New device and circuit design,
- Process and device modelling,
- Semiconductor physics,
- Sensors and actuators,
- Electromechanical devices, microsystems and nanosystems,
- Nanoelectronics,
- Optoelectronics,
- Photovoltaic devices,
- Electronic materials science and technology,
- New electronic materials and applications,
- Materials characterization techniques,
- Reliability and failure analysis,
- Education in microelectronics, devices and materials.

### **ORGANIZER:**

MIDEM Society - Society for Microelectronics, Electronic Components and Materials, Slovenia

### **CO-ORGANIZER:**

Republic of Slovenia, Ministry of Economic Development and Technology

European Union, European Regional Development fund

**CONFERENCE SPONSORS:** UL FE, UL FS, IJS, IMAPS, Slovenia Chapter; IEEE, Slovenia Section

# Boards of MIDEM Society | Organi društva MIDEM

## MIDEM Executive Board | Izvršilni odbor MIDEM

### **President of the MIDEM Society | Predsednik društva MIDEM** Prof. Dr. Barbara Malič, Jožef Stefan Institute, Ljubljana, Slovenia

Vice-presidents | Podpredsednika

Prof. Dr. Janez Krč, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia Dr. Iztok Šorli, Mikroiks d.o.o., Ljubljana, Slovenia

### Secretary | Tajnik

Olga Zakrajšek, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia

### MIDEM Executive Board Members | Člani izvršilnega odbora MIDEM

Prof. Dr. Slavko Bernik, Jožef Stefan Institute, Slovenia Izr. Prof. Dr. Miha Čekada, Jožef Stefan Institute, Ljubljana, Slovenia Prof. DDr. Denis Đonlagić, UM, Faculty of Electrical Engineering and Computer Science, Maribor, Slovenia Prof. Dr. Leszek J. Golonka, Technical University, Wroclaw, Poljska Prof. Dr. Vera Gradišnik, Tehnički fakultet Sveučilišta u Rijeci, Rijeka, Croatia Mag. Leopold Knez, Iskra TELA, d.d., Ljubljana, Slovenia Mag. Mitja Koprivšek, ETI Elektroelementi, Izlake, Slovenia Doc. Dr. Gregor Primc, Jožef Stefan Institute, Ljubljana, Slovenia Prof. Dr. Janez Trontelj, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia Dr. Danilo Vrtačnik, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia

# Supervisory Board | Nadzorni odbor

Prof. Dr. Franc Smole, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia Prof. Dr. Drago Strle, UL, Faculty of Electrical Engineering, Ljubljana, Slovenia Igor Pompe, retired

Court of honour | Častno razsodišče

Darko Belavič, Jožef Stefan Institute, Ljubljana, Slovenia Dr. Miloš Komac, retired Dr. Hana Uršič Nemevšek, Jožef Stefan Institute, Ljubljana, Slovenia

**Informacije MIDEM** Journal of Microelectronics, Electronic Components and Materials ISSN 0352-9045

Publisher / Založnik: MIDEM Society / Društvo MIDEM Society for Microelectronics, Electronic Components and Materials, Ljubljana, Slovenia Strokovno društvo za mikroelektroniko, elektronske sestavne dele in materiale, Ljubljana, Slovenija

www.midem-drustvo.si